Performance Analysis of Gate Electrode Work Function Variations in Double-gate Junctionless FET

被引:0
|
作者
Sandeep Kumar
Arun Kumar Chatterjee
Rishikesh Pandey
机构
[1] Thapar Institute of Engineering & Technology,Department of Electronics and Communication Engineering
来源
Silicon | 2021年 / 13卷
关键词
Work function; MOSFET; Double-gate; Junctionless FET; OFF-current;
D O I
暂无
中图分类号
学科分类号
摘要
With inherent structural simplicity due to the omission of ultrasteep p-n junctions, the conventional junctionless FET can be used as a barrier-controlled device with low OFF-current in the nanoscale regime. In this work, numerous performance parameters of conventional double-gate junctionless FET namely threshold voltage, OFF-current, ON-current, ON-to-OFF current ratio, and subthreshold slope have been investigated for the range of gate work function from 4.6 eV to 5.6 eV. The performance of conventional double-gate junctionless FET has been further improved with the proposed recessed double-gate junctionless FET using recessed silicon film in the channel region and it has been found that for the gate work function of 5.1 eV (mid-value) the proposed device shows OFF-current of the order of ~ 10− 14 A/µm, ON-to-OFF current ratio of the order of 1010 and subthreshold slope of 65.6 mV/dec as compared to the conventional double-gate junctionless FET. Interestingly, a range of work function values have been found to obtain the optimum performance from the conventional and proposed recessed double-gate junctionless FETs for low power applications. In the work function window, the variations in transconductance and gate-to-source capacitance for both junctionless devices have been illustrated. The impact of different values of the work function of the two gate electrodes for both junctionless devices has also been presented and it is found that the proposed device reflects robustness with nearly constant subthreshold slope.
引用
收藏
页码:3447 / 3459
页数:12
相关论文
共 50 条
  • [41] Comparative Analysis of Noise Behavior of Highly Doped Double Pocket Double-Gate and Single-Gate Negative Capacitance FET
    Jagritee Malvika
    Vivek Talukdar
    Bijit Kumar
    Kavicharan Choudhuri
    Journal of Electronic Materials, 2023, 52 : 6203 - 6215
  • [42] A Common Core Model for Junctionless Nanowires and Symmetric Double-Gate FETs
    Sallese, Jean-Michel
    Jazaeri, Farzan
    Barbut, Lucian
    Chevillon, Nicolas
    Lallement, Christophe
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (12) : 4277 - 4280
  • [43] Empirical Model for Nonuniformly Doped Symmetric Double-Gate Junctionless Transistor
    Kumari, Vandana
    Kumar, Ayush
    Saxena, Manoj
    Gupta, Mridula
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 314 - 321
  • [44] Effect of High-k Material on Gate Threshold Voltage for Double-Gate Tunnel FET
    Li, Yuchen
    Zhang, Heming
    Hu, Huiyong
    Zhang, Yuming
    Wang, Bin
    Zhou, Chunyu
    Lou, Yongle
    APPLIED MECHANICS AND MATERIALS I, PTS 1-3, 2013, 275-277 : 1984 - 1987
  • [45] Trans-Capacitance Modeling in Junctionless Symmetric Double-Gate MOSFETs
    Jazaeri, Farzan
    Barbut, Lucian
    Sallese, Jean-Michel
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (12) : 4034 - 4040
  • [46] Subthreshold behavior models for nanoscale junctionless double-gate MOSFETs with dual-material gate stack
    Wang, Ping
    Zhuang, Yiqi
    Li, Cong
    Li, Yao
    Jiang, Zhi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (08)
  • [47] Dual-material double-gate tunnel FET: gate threshold voltage modeling and extraction
    Samantha Lubaba Noor
    Samia Safa
    Md. Ziaur Rahman Khan
    Journal of Computational Electronics, 2016, 15 : 763 - 769
  • [48] Dual-material double-gate tunnel FET: gate threshold voltage modeling and extraction
    Noor, Samantha Lubaba
    Safa, Samia
    Khan, Md. Ziaur Rahman
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (03) : 763 - 769
  • [49] Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric
    Jiang, Chunsheng
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    SOLID-STATE ELECTRONICS, 2016, 126 : 130 - 135
  • [50] Impact of Sidewall Spacer Layers on the Analog/RF Performance of Nanoscale Double-Gate Junctionless Transistors
    Roy, Debapriya
    Biswas, Abhijit
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING & COMMUNICATION SYSTEMS, MCCS 2015, 2018, 453 : 91 - 101