Performance Analysis of Gate Electrode Work Function Variations in Double-gate Junctionless FET

被引:0
|
作者
Sandeep Kumar
Arun Kumar Chatterjee
Rishikesh Pandey
机构
[1] Thapar Institute of Engineering & Technology,Department of Electronics and Communication Engineering
来源
Silicon | 2021年 / 13卷
关键词
Work function; MOSFET; Double-gate; Junctionless FET; OFF-current;
D O I
暂无
中图分类号
学科分类号
摘要
With inherent structural simplicity due to the omission of ultrasteep p-n junctions, the conventional junctionless FET can be used as a barrier-controlled device with low OFF-current in the nanoscale regime. In this work, numerous performance parameters of conventional double-gate junctionless FET namely threshold voltage, OFF-current, ON-current, ON-to-OFF current ratio, and subthreshold slope have been investigated for the range of gate work function from 4.6 eV to 5.6 eV. The performance of conventional double-gate junctionless FET has been further improved with the proposed recessed double-gate junctionless FET using recessed silicon film in the channel region and it has been found that for the gate work function of 5.1 eV (mid-value) the proposed device shows OFF-current of the order of ~ 10− 14 A/µm, ON-to-OFF current ratio of the order of 1010 and subthreshold slope of 65.6 mV/dec as compared to the conventional double-gate junctionless FET. Interestingly, a range of work function values have been found to obtain the optimum performance from the conventional and proposed recessed double-gate junctionless FETs for low power applications. In the work function window, the variations in transconductance and gate-to-source capacitance for both junctionless devices have been illustrated. The impact of different values of the work function of the two gate electrodes for both junctionless devices has also been presented and it is found that the proposed device reflects robustness with nearly constant subthreshold slope.
引用
收藏
页码:3447 / 3459
页数:12
相关论文
共 50 条
  • [31] Modelling and Performance Analysis of Asymmetric Double Gate Stack-Oxide Junctionless FET in Subthreshold Region
    Islam, Md. Shafiqul
    Afza, Jannatul
    Tarannum, Sanjida
    2017 IEEE REGION 10 HUMANITARIAN TECHNOLOGY CONFERENCE (R10-HTC), 2017, : 538 - 541
  • [32] Drain Source-Engineered Double-Gate Tunnel FET for Improved Performance
    Kaur, Arashpreet
    Saini, Gaurav
    JOURNAL OF ELECTRONIC MATERIALS, 2024,
  • [33] Design of Band-gap Engineered Silicon-Germanium Junctionless Double-gate FET for ZRAM Application
    Sinha, Dheeraj Kumar
    Chatterjee, Amitabh
    Trivedi, Gaurav
    Koldyaev, Victor
    2015 6TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2015,
  • [34] Analysis of Gate Misalignment Effects in Double Gate Junctionless MOSFET
    Jana, Gargi
    Majumdar, Madhuchhanda
    Chanda, Manash
    Sarkar, Chandan K.
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMMUNICATION AND COMPUTING TECHNOLOGY (ICACCT), 2018, : 122 - 125
  • [35] A Novel Capacitorless DRAM Cell Design using Band-gap Engineered Junctionless Double-gate FET
    Sinha, Dheeraj Kumar
    Chatterjee, Amitabh
    Abhinav, Vishnuram
    Trivedi, Gaurav
    Koldyaev, Victor
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 312 - 317
  • [36] Temperature Performance Analysis of Hybrid Junctionless Double Gate Transistor
    Bharti, Sachindra
    Dhiman, Rohit
    Khanna, Gargi
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (01): : 19 - 36
  • [37] Uncoupled mode space approach for analysis of nanoscale strained junctionless double-gate MOSFET
    Hosseini, Reza
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (03) : 787 - 794
  • [38] Comparative Analysis of Noise Behavior of Highly Doped Double Pocket Double-Gate and Single-Gate Negative Capacitance FET
    Malvika, Jagritee
    Talukdar, Jagritee
    Kumar, Vivek
    Choudhuri, Bijit
    Mummaneni, Kavicharan
    JOURNAL OF ELECTRONIC MATERIALS, 2023, 52 (09) : 6203 - 6215
  • [39] Uncoupled mode space approach for analysis of nanoscale strained junctionless double-gate MOSFET
    Reza Hosseini
    Journal of Computational Electronics, 2016, 15 : 787 - 794
  • [40] COMPARATIVE PERFORMANCE ANALYSIS OF GATE -INSIDE, GATE-OUTSIDE AND GATE-INSIDE&OUTSIDE CYLINDRICAL JUNCTIONLESS SILICON NANOTUBE FET
    Ambika, R.
    Srinivasan, R.
    2017 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2017,