Performance Analysis of Gate Electrode Work Function Variations in Double-gate Junctionless FET

被引:0
|
作者
Sandeep Kumar
Arun Kumar Chatterjee
Rishikesh Pandey
机构
[1] Thapar Institute of Engineering & Technology,Department of Electronics and Communication Engineering
来源
Silicon | 2021年 / 13卷
关键词
Work function; MOSFET; Double-gate; Junctionless FET; OFF-current;
D O I
暂无
中图分类号
学科分类号
摘要
With inherent structural simplicity due to the omission of ultrasteep p-n junctions, the conventional junctionless FET can be used as a barrier-controlled device with low OFF-current in the nanoscale regime. In this work, numerous performance parameters of conventional double-gate junctionless FET namely threshold voltage, OFF-current, ON-current, ON-to-OFF current ratio, and subthreshold slope have been investigated for the range of gate work function from 4.6 eV to 5.6 eV. The performance of conventional double-gate junctionless FET has been further improved with the proposed recessed double-gate junctionless FET using recessed silicon film in the channel region and it has been found that for the gate work function of 5.1 eV (mid-value) the proposed device shows OFF-current of the order of ~ 10− 14 A/µm, ON-to-OFF current ratio of the order of 1010 and subthreshold slope of 65.6 mV/dec as compared to the conventional double-gate junctionless FET. Interestingly, a range of work function values have been found to obtain the optimum performance from the conventional and proposed recessed double-gate junctionless FETs for low power applications. In the work function window, the variations in transconductance and gate-to-source capacitance for both junctionless devices have been illustrated. The impact of different values of the work function of the two gate electrodes for both junctionless devices has also been presented and it is found that the proposed device reflects robustness with nearly constant subthreshold slope.
引用
收藏
页码:3447 / 3459
页数:12
相关论文
共 50 条
  • [21] Design and analysis of double-gate junctionless vertical TFET for gas sensing applications
    Singh, Sonal
    Khosla, Mamta
    Wadhwa, Girish
    Raj, Balwinder
    Applied Physics A: Materials Science and Processing, 2021, 127 (01):
  • [22] Design and analysis of double-gate junctionless vertical TFET for gas sensing applications
    Singh, Sonal
    Khosla, Mamta
    Wadhwa, Girish
    Raj, Balwinder
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (01):
  • [23] Short Channel Continuous Model for Double-Gate Junctionless Transistors
    Paz, Bruna Cardoso
    Pavanello, Marcelo Antonio
    Avila, Fernando
    Cerdeira, Antonio
    2014 INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICCDCS), 2014,
  • [24] Threshold-voltage variability analysis and modeling for junctionless double-gate transistors
    Chen, Chun-Yu
    Lin, Jyi-Tsong
    Chiang, Meng-Hsueh
    MICROELECTRONICS RELIABILITY, 2017, 74 : 22 - 26
  • [25] Design and analysis of double-gate junctionless vertical TFET for gas sensing applications
    Sonal Singh
    Mamta Khosla
    Girish Wadhwa
    Balwinder Raj
    Applied Physics A, 2021, 127
  • [26] Double-Gate Junctionless Transistor for Low Power Digital Applications
    Baruah, Ratul Kumar
    Paily, Roy P.
    2013 1ST INTERNATIONAL CONFERENCE ON EMERGING TRENDS AND APPLICATIONS IN COMPUTER SCIENCE (ICETACS), 2013, : 23 - 26
  • [27] Hole Mobility Model for Si Double-Gate Junctionless Transistors
    Chen, Fan
    Wei, Kangliang
    Sha, Wei E. I.
    Huang, Jun Z.
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [28] Drain Source-Engineered Double-Gate Tunnel FET for Improved Performance
    Kaur, Arashpreet
    Saini, Gaurav
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (07) : 3901 - 3913
  • [29] Design Transmission Gates Using Double-Gate Junctionless TFETs
    Bhattacharya, Sabitabrata
    Tripathi, Suman Lata
    Nayana, G. H.
    SILICON, 2024, 16 (08) : 3359 - 3372
  • [30] Compact core model for Symmetric Double-Gate Junctionless Transistors
    Cerdeira, A.
    Avila, F.
    Iniguez, B.
    de Souza, M.
    Pavanello, M. A.
    Estrada, M.
    SOLID-STATE ELECTRONICS, 2014, 94 : 91 - 97