Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric

被引:23
|
作者
Jiang, Chunsheng [1 ]
Liang, Renrong [1 ]
Wang, Jing [1 ]
Xu, Jun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
Junctionless transistor; Ferroelectric gate dielectric; Negative capacitance; Power dissipation applications; Numerical simulation;
D O I
10.1016/j.sse.2016.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a kind of negative capacitance double-gate junctionless transistor (NC-DG-JLT) with ferro-electric (FE) gate dielectric and metal-ferroelectric-metal-insulator-semiconductor (MFMIS) structure is proposed. It is demonstrated that NC-DG-JLTs can lower off-state current, improve on-state drain current, and lower subthreshold swing at the same time compared with its conventional DG JLT counterpart using numerical simulation. The steep subthreshold swing (SS < 60 mV/dec) is achieved at room temperature. The related physical mechanisms are discussed in detail. The low off-state current and high on/off current ratio could be obtained even for ultra-small transistors by optimizing the device parameters. NC-DG-JLTs have a great potential for low power dissipation applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:130 / 135
页数:6
相关论文
共 50 条
  • [1] Simulation-based study of negative-capacitance double-gate tunnel field-effect transistor with ferroelectric gate stack
    Liu, Chien
    Chen, Ping-Guang
    Xie, Meng-Jie
    Liu, Shao-Nong
    Lee, Jun-Wei
    Huang, Shao-Jia
    Liu, Sally
    Chen, Yu-Sheng
    Lee, Heng-Yuan
    Liao, Ming-Han
    Chen, Pang-Shiu
    Lee, Min-Hung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [2] Impact of Gaussian Doping Profile and Negative Capacitance Effect on Double-Gate Junctionless Transistors (DGJLTs)
    Mehta, Hema
    Kaur, Harsupreet
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (07) : 2699 - 2706
  • [3] Simulation study on short channel double-gate junctionless field-effect transistors
    吴美乐
    靳晓诗
    揣荣岩
    刘溪
    JongHo Lee
    Journal of Semiconductors, 2013, 34 (03) : 35 - 42
  • [4] Simulation study on short channel double-gate junctionless field-effect transistors
    Wu, Meile
    Jin, Xiaoshi
    Chuai, Rongyan
    Liu, Xi
    Lee, Jong-Ho
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (03)
  • [5] Simulation study on short channel double-gate junctionless field-effect transistors
    吴美乐
    靳晓诗
    揣荣岩
    刘溪
    Jong-Ho Lee
    Journal of Semiconductors, 2013, (03) : 35 - 42
  • [6] A Model of the Gate Capacitance of Surrounding Gate Transistors: Comparison With Double-Gate MOSFETs
    Garcia Ruiz, Francisco J.
    Maria Tienda-Luna, Isabel
    Godoy, Andres
    Donetti, Luca
    Gamiz, Francisco
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) : 2477 - 2483
  • [7] Ferroelectric gate oxides for negative capacitance transistors
    Hoffmann, Michael
    Salahuddin, Sayeef
    MRS BULLETIN, 2021, 46 (10) : 930 - 937
  • [8] Use of negative capacitance to simulate the electrical characteristics in double-gate ferroelectric field-effect transistors
    Xiao, Y. G.
    Tang, M. H.
    Xiong, Y.
    Li, J. C.
    Cheng, C. P.
    Jiang, B.
    Cai, H. Q.
    Tang, Z. H.
    Lv, X. S.
    Gu, X. C.
    Zhou, Y. C.
    CURRENT APPLIED PHYSICS, 2012, 12 (06) : 1591 - 1595
  • [9] Ferroelectric gate oxides for negative capacitance transistors
    Michael Hoffmann
    Sayeef Salahuddin
    MRS Bulletin, 2021, 46 : 930 - 937
  • [10] Gate Capacitance Coupling of Double-Gate Carbon Nanotube Network Transistors
    An, Yulim
    Lee, Hanbin
    Ko, Jeonghee
    Yang, Hyo-In
    Min, Gyeongsu
    Kim, Dong Myong
    Bae, Jong-Ho
    Kim, Dae Hwan
    Kang, Min-Ho
    Choi, Sung-Jin
    ACS APPLIED MATERIALS & INTERFACES, 2024, 16 (05) : 6221 - 6227