Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric

被引:23
|
作者
Jiang, Chunsheng [1 ]
Liang, Renrong [1 ]
Wang, Jing [1 ]
Xu, Jun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
Junctionless transistor; Ferroelectric gate dielectric; Negative capacitance; Power dissipation applications; Numerical simulation;
D O I
10.1016/j.sse.2016.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a kind of negative capacitance double-gate junctionless transistor (NC-DG-JLT) with ferro-electric (FE) gate dielectric and metal-ferroelectric-metal-insulator-semiconductor (MFMIS) structure is proposed. It is demonstrated that NC-DG-JLTs can lower off-state current, improve on-state drain current, and lower subthreshold swing at the same time compared with its conventional DG JLT counterpart using numerical simulation. The steep subthreshold swing (SS < 60 mV/dec) is achieved at room temperature. The related physical mechanisms are discussed in detail. The low off-state current and high on/off current ratio could be obtained even for ultra-small transistors by optimizing the device parameters. NC-DG-JLTs have a great potential for low power dissipation applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:130 / 135
页数:6
相关论文
共 50 条
  • [41] Two dimensional analytical model for a negative capacitance double gate tunnel field effect transistor with ferroelectric gate dielectric
    Xu, Huifang
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (10)
  • [42] Investigation of Dielectric-Modulated Double-Gate Junctionless MOSFET For Detection of Biomolecules
    Ajay
    Narang, Rakhi
    Gupta, Mridula
    Saxena, Manoj
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [43] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Xi Liu
    Meile Wu
    Xiaoshi Jin
    Rongyan Chuai
    Jong-Ho Lee
    Journal of Computational Electronics, 2014, 13 : 509 - 514
  • [44] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Liu, Xi
    Wu, Meile
    Jin, Xiaoshi
    Chuai, Rongyan
    Lee, Jong-Ho
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (02) : 509 - 514
  • [45] Device Simulation of Negative-Capacitance Field-Effect Transistors With a Ferroelectric Gate Insulator
    Hattori, Junichi
    Ikegami, Tsutomu
    Fukuda, Koichi
    Ota, Hiroyuki
    Migita, Shinji
    Asai, Hidehiro
    2018 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2018), 2018, : 214 - 219
  • [46] Investigation of Ferroelectric Granularity for Double-Gate Negative-Capacitance FETs Considering Position and Number Fluctuations
    Fan, Che-Lun
    Tseng, Kuei-Yang
    Liu, You-Sheng
    Su, Pin
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 39 - 40
  • [47] Analysis of drain induced barrier lowering for junctionless double gate MOSFET using ferroelectric negative capacitance effect
    Jung H.
    AIMS Electronics and Electrical Engineering, 2022, 7 (01): : 38 - 49
  • [48] A rigorous simulation based study of gate misalignment effects in gate engineered double-gate (DG) MOSFETs
    Sarangi, Santunu
    Bhushan, Shiv
    Santra, Abirmoya
    Dubey, Sarvesh
    Jit, Satyabrata
    Tiwari, Pramod Kumar
    SUPERLATTICES AND MICROSTRUCTURES, 2013, 60 : 263 - 279
  • [49] Charge-based continuous model for long-channel Symmetric Double-Gate Junctionless Transistors
    Cerdeira, A.
    Estrada, M.
    Iniguez, B.
    Trevisoli, R. D.
    Doria, R. T.
    de Souza, M.
    Pavanello, M. A.
    SOLID-STATE ELECTRONICS, 2013, 85 : 59 - 63
  • [50] Explicit drain current model of junctionless double-gate field-effect transistors
    Yesayan, Ashkhen
    Pregaldiny, Fabien
    Sallese, Jean-Michel
    SOLID-STATE ELECTRONICS, 2013, 89 : 134 - 138