Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric

被引:23
|
作者
Jiang, Chunsheng [1 ]
Liang, Renrong [1 ]
Wang, Jing [1 ]
Xu, Jun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
Junctionless transistor; Ferroelectric gate dielectric; Negative capacitance; Power dissipation applications; Numerical simulation;
D O I
10.1016/j.sse.2016.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a kind of negative capacitance double-gate junctionless transistor (NC-DG-JLT) with ferro-electric (FE) gate dielectric and metal-ferroelectric-metal-insulator-semiconductor (MFMIS) structure is proposed. It is demonstrated that NC-DG-JLTs can lower off-state current, improve on-state drain current, and lower subthreshold swing at the same time compared with its conventional DG JLT counterpart using numerical simulation. The steep subthreshold swing (SS < 60 mV/dec) is achieved at room temperature. The related physical mechanisms are discussed in detail. The low off-state current and high on/off current ratio could be obtained even for ultra-small transistors by optimizing the device parameters. NC-DG-JLTs have a great potential for low power dissipation applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:130 / 135
页数:6
相关论文
共 50 条
  • [31] Threshold-voltage variability analysis and modeling for junctionless double-gate transistors
    Chen, Chun-Yu
    Lin, Jyi-Tsong
    Chiang, Meng-Hsueh
    MICROELECTRONICS RELIABILITY, 2017, 74 : 22 - 26
  • [32] Modeling and simulation study of novel Double Gate Ferroelectric Junctionless (DGFJL) transistor
    Mehta, Hema
    Kaur, Harsupreet
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 536 - 547
  • [33] A Simulation Study of Thickness Effect in Performance of Double Lateral Gate Junctionless Transistors
    Larki, Farhad
    Dehzangi, Arash
    Hamidon, M. N.
    Ali, Sawal Hamid Md
    Jalar, Azman
    Islam, Md. Shabiul
    2013 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM 2013), 2013, : 89 - 92
  • [34] Double-Gate Junctionless Transistor for Analog Applications
    Baruah, Ratul Kumar
    Paily, Roy
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (03) : 1802 - 1807
  • [35] Computational Study of Effects of Surface Roughness and Impurity Scattering in Si Double-Gate Junctionless Transistors
    Ichii, Masato
    Ishida, Ryoma
    Tsuchiya, Hideaki
    Kamakura, Yoshinari
    Mori, Nobuya
    Ogawa, Matsuto
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1255 - 1261
  • [36] Compact Modeling for Double-Gate Junctionless MOSFET
    Lin, Xinnan
    Li, Wentao
    Lou, Haijun
    2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2019,
  • [37] Negative Capacitance Double-Gate Junctionless FETs: A Charge-Based Modeling Investigation of Swing, Overdrive and Short Channel Effect
    Rassekh, Amin
    Sallese, Jean-Michel
    Jazaeri, Farzan
    Fathipour, Morteza
    Ionescu, Adrian M.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 : 939 - 947
  • [38] Two dimensional analytical model for a negative capacitance double gate tunnel field effect transistor with ferroelectric gate dielectric
    Huifang Xu
    Journal of Semiconductors, 2018, 39 (10) : 43 - 49
  • [39] Two dimensional analytical model for a negative capacitance double gate tunnel field effect transistor with ferroelectric gate dielectric
    Huifang Xu
    Journal of Semiconductors, 2018, (10) : 43 - 49
  • [40] Fringe Capacitance Model of a Double-Gate MOSFET with Gate Underlap
    Kosala, Pruthvi Raj
    Nandi, Ashutosh
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1510 - 1513