共 50 条
- [1] A framework for System Level Low Power Design Space Exploration 2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 437 - 441
- [2] System level optimization and design space exploration for low power ISSS'01: 14TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2001, : 142 - 146
- [3] Validation of an architectural level power analysis technique 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 242 - 245
- [4] Architectural-Space Exploration of Approximate Multipliers 2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
- [5] Design Exploration of Small Bit-Width Multipliers Using Approximate Logic Design (ALD) Tool 2018 IEEE 23RD INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2018,
- [6] FPGA based Implementation of High Performance Architectural level Low Power 32-bit RISC Core 2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 53 - +
- [7] Verification of integer multipliers on the arithmetic bit level ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 189
- [8] High-level power estimation and low-power design space exploration for FPGAs PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 529 - +
- [9] Architecture exploration for low power design 21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 10 - 11
- [10] A low power technique based on sign bit reduction 16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 497 - 500