Bit level architectural exploration technique for the design of low power multipliers

被引:0
|
作者
Economakos, George [1 ]
Anagnostopoulos, Kostas [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, Microprocessors & Digital Syst Lab, Iroon Polytexneiou 9, GR-15780 Athens, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a new technique for the design of combinational circuits for low power is introduced. The basic idea is to bypass blocks of logic when their function is not required, using low delay and area overhead components (transmission gates). The internal state of these blocks is kept unchanged, so the switching activity of the circuit is minimized, resulting to low power consumption. While this ideas is applicable to array multipliers, the reduced area of the Wallace tree multiplier is a temptation for the designer. Therefore, a mixed architecture, using both traditional and bypass techniques is proposed, which outperforms the Wallace tree in both power consumption and timing, with a 15%-20% extra area penalty.
引用
收藏
页码:1483 / +
页数:2
相关论文
共 50 条
  • [1] A framework for System Level Low Power Design Space Exploration
    Ben Mrad, Ameni
    Auguin, Michel
    Verdier, Francois
    Ben Ameur, Amal
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 437 - 441
  • [2] System level optimization and design space exploration for low power
    Stammermann, A
    Kruse, L
    Nebel, W
    Pratsch, A
    Schmidt, E
    Schulte, M
    Schulz, A
    ISSS'01: 14TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2001, : 142 - 146
  • [3] Validation of an architectural level power analysis technique
    Chen, RY
    Owens, RM
    Irwin, MJ
    Bajwa, RS
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 242 - 245
  • [4] Architectural-Space Exploration of Approximate Multipliers
    Rehman, Semeen
    El-Harouni, Walaa
    Shafique, Muhammad
    Kumar, Akash
    Henkel, Joerg
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [5] Design Exploration of Small Bit-Width Multipliers Using Approximate Logic Design (ALD) Tool
    Waris, Haroon
    Liu, Weiqiang
    Huang, Pengfei
    Ma, Ruizhe
    Wang, Chenghua
    Lombardi, Fabrizio
    2018 IEEE 23RD INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2018,
  • [6] FPGA based Implementation of High Performance Architectural level Low Power 32-bit RISC Core
    Joseph, Neenu
    Sabarinath, S.
    Sankarapandiammal, K.
    2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 53 - +
  • [7] Verification of integer multipliers on the arithmetic bit level
    Stoffel, D
    Kunz, W
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 189
  • [8] High-level power estimation and low-power design space exploration for FPGAs
    Chen, Deming
    Cong, Jason
    Fan, Yiping
    Zhang, Zhiru
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 529 - +
  • [9] Architecture exploration for low power design
    Kathail, Vinod
    Miller, Tom
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 10 - 11
  • [10] A low power technique based on sign bit reduction
    Saneei, M
    Afzali-Kusha, A
    Navabi, Z
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 497 - 500