共 50 条
- [31] Bit-level allocation for low power in behavioural high-level synthesis INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 617 - 627
- [32] Design of Low Power 12-bit Magnitude Comparator PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 103 - 109
- [33] Design of a Low Power 10-bit Cyclic D/A Converter with a Johnson Counter and a Capacitor Swapping Technique 2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 61 - 64
- [34] Cache design and exploration for low power embedded systems CONFERENCE PROCEEDINGS OF THE 2001 IEEE INTERNATIONAL PERFORMANCE, COMPUTING, AND COMMUNICATIONS CONFERENCE, 2001, : 135 - 139
- [35] Memory design and exploration for low power, embedded systems JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 29 (03): : 167 - 178
- [36] Memory design and exploration for low power, embedded systems IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 281 - 290
- [37] Memory Design and Exploration for Low Power, Embedded Systems Journal of VLSI signal processing systems for signal, image and video technology, 2001, 29 : 167 - 178
- [39] Architectural design space exploration achieved through innovative RTL power estimation techniques INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 3 - 13