Bit level architectural exploration technique for the design of low power multipliers

被引:0
|
作者
Economakos, George [1 ]
Anagnostopoulos, Kostas [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, Microprocessors & Digital Syst Lab, Iroon Polytexneiou 9, GR-15780 Athens, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a new technique for the design of combinational circuits for low power is introduced. The basic idea is to bypass blocks of logic when their function is not required, using low delay and area overhead components (transmission gates). The internal state of these blocks is kept unchanged, so the switching activity of the circuit is minimized, resulting to low power consumption. While this ideas is applicable to array multipliers, the reduced area of the Wallace tree multiplier is a temptation for the designer. Therefore, a mixed architecture, using both traditional and bypass techniques is proposed, which outperforms the Wallace tree in both power consumption and timing, with a 15%-20% extra area penalty.
引用
收藏
页码:1483 / +
页数:2
相关论文
共 50 条
  • [31] Bit-level allocation for low power in behavioural high-level synthesis
    Molina, MC
    Sautua, RR
    Mendías, JM
    Hermida, R
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 617 - 627
  • [32] Design of Low Power 12-bit Magnitude Comparator
    Mukherjee, Dwip Narayan
    Panda, Saradindu
    Maji, Bansibadan
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 103 - 109
  • [33] Design of a Low Power 10-bit Cyclic D/A Converter with a Johnson Counter and a Capacitor Swapping Technique
    Kim, Hyosang
    Kim, Seunghoon
    Kwon, Hyukbin
    Moon, Junho
    Song, Minkyu
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 61 - 64
  • [34] Cache design and exploration for low power embedded systems
    Chakrabarti, C
    CONFERENCE PROCEEDINGS OF THE 2001 IEEE INTERNATIONAL PERFORMANCE, COMPUTING, AND COMMUNICATIONS CONFERENCE, 2001, : 135 - 139
  • [35] Memory design and exploration for low power, embedded systems
    Shiue, WT
    Chakrabarti, C
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 29 (03): : 167 - 178
  • [36] Memory design and exploration for low power, embedded systems
    Shiue, Wen-Tsong
    Chakrabarti, Chaitali
    IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 281 - 290
  • [37] Memory Design and Exploration for Low Power, Embedded Systems
    Wen-Tsong Shiue
    Chaitali Chakrabarti
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 29 : 167 - 178
  • [38] Low power design of DCT and IDCT for low bit rate video codecs
    August, NJ
    Ha, DS
    IEEE TRANSACTIONS ON MULTIMEDIA, 2004, 6 (03) : 414 - 422
  • [39] Architectural design space exploration achieved through innovative RTL power estimation techniques
    Anton, M
    Chinosi, M
    Sirtori, D
    Zafalon, R
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 3 - 13
  • [40] On the design of low power BIST for multipliers with Booth encoding and Wallace tree summation
    Bakalis, D
    Kalligeros, E
    Nikolos, D
    Vergos, HT
    Alexiou, G
    JOURNAL OF SYSTEMS ARCHITECTURE, 2002, 48 (4-5) : 125 - 135