Bit level architectural exploration technique for the design of low power multipliers

被引:0
|
作者
Economakos, George [1 ]
Anagnostopoulos, Kostas [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, Microprocessors & Digital Syst Lab, Iroon Polytexneiou 9, GR-15780 Athens, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a new technique for the design of combinational circuits for low power is introduced. The basic idea is to bypass blocks of logic when their function is not required, using low delay and area overhead components (transmission gates). The internal state of these blocks is kept unchanged, so the switching activity of the circuit is minimized, resulting to low power consumption. While this ideas is applicable to array multipliers, the reduced area of the Wallace tree multiplier is a temptation for the designer. Therefore, a mixed architecture, using both traditional and bypass techniques is proposed, which outperforms the Wallace tree in both power consumption and timing, with a 15%-20% extra area penalty.
引用
收藏
页码:1483 / +
页数:2
相关论文
共 50 条
  • [41] Design and performance analysis of low power and energy-efficient vedic multipliers
    Sadulla Shaik
    Satish Kanapala
    Vallabhuni Vijay
    Chandra Shaker Pittala
    International Journal of System Assurance Engineering and Management, 2023, 14 : 894 - 902
  • [42] ARCHITECTURAL POWER ANALYSIS - THE DUAL BIT TYPE METHOD
    LANDMAN, PE
    RABAEY, JM
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (02) : 173 - 187
  • [43] Design and performance analysis of low power and energy-efficient vedic multipliers
    Shaik, Sadulla
    Kanapala, Satish
    Vijay, Vallabhuni
    Pittala, Chandra Shaker
    INTERNATIONAL JOURNAL OF SYSTEM ASSURANCE ENGINEERING AND MANAGEMENT, 2023, 14 (03) : 894 - 902
  • [44] Automatic Design of Low-Power VLSI Circuits: Accurate and Approximate Multipliers
    Mrazek, Vojtech
    Vasicek, Zdenek
    PROCEEDINGS IEEE/IFIP 13TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING 2015, 2015, : 106 - 113
  • [45] On the design of low-voltage, low-power CMOS analog multipliers for RF applications
    Debono, CJ
    Maloberti, F
    Micallef, J
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (02) : 168 - 174
  • [46] Early power analysis enables architectural exploration
    Golson, S
    COMPUTER DESIGN, 1996, 35 (10): : 128 - 128
  • [47] Design and Performance Comparison of Adiabatic 8-bit multipliers
    Aradhya, H. V. Ravish
    Madan, H. R.
    Suraj, M. S.
    Mahadikar, Megaraj T.
    Muniraj, R.
    Moiz, Mohammed
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING, VLSI, ELECTRICAL CIRCUITS AND ROBOTICS (DISCOVER), 2016, : 141 - 147
  • [48] Implementation of bit-level pipelined digit-serial multipliers
    Landernäs, K
    Holmberg, J
    Gustafsson, O
    NORSIG 2004: PROCEEDINGS OF THE 6TH NORDIC SIGNAL PROCESSING SYMPOSIUM, 2004, 46 : 125 - 128
  • [49] Power comparison of low bitwidth multipliers
    Hildebrandt, R
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 162 - 165
  • [50] Design of Level Shifter for Low Power Applications
    Patkar, Kamni
    Akashe, Shyam
    2016 SYMPOSIUM ON COLOSSAL DATA ANALYSIS AND NETWORKING (CDAN), 2016,