A low power technique based on sign bit reduction

被引:0
|
作者
Saneei, M [1 ]
Afzali-Kusha, A [1 ]
Navabi, Z [1 ]
机构
[1] Univ Teheran, Dept Elect & Comp Engn, Comp Aided Design Lab, Tehran, Iran
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes anew low power technique, called SBR (Sign Bit Reduction) which may reduce the switching activity in multipliers as well as data buses. Utilizing the multipliers based on this scheme, the dynamic power consumption of digital filters based on CMOS logic system can be reduced considerably compared to those based on 2's complement implementation. To verify the efficacy of the SBR, a 16-bit multiplier was implemented by the scheme. The results for voice data show an average of %29 to %35 switching reduction compared to the 2's complement implementation. For 16-bit random data, the scheme decreases the switching of 16-bit multipliers by an average of %21. Finally, the application of the technique to a 16-bit data bus leads to %9.9 to %14.5 switching reduction on average.
引用
收藏
页码:497 / 500
页数:4
相关论文
共 50 条
  • [1] Sign Bit Reduction Encoding For Low Power Applications
    M. Saneei
    A. Afzali-Kusha
    Z. Navabi
    Journal of Signal Processing Systems, 2009, 57 : 321 - 329
  • [2] Sign bit reduction encoding for low power applications
    Saneei, M
    Afzali-Kusha, A
    Navabi, Z
    42nd Design Automation Conference, Proceedings 2005, 2005, : 214 - 217
  • [3] Sign Bit Reduction Encoding For Low Power Applications
    Saneei, M.
    Afzali-Kusha, A.
    Navabi, Z.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 321 - 329
  • [4] Implementation of low power adder design and analysis based on power reduction technique
    Jeong, Taikyeong T.
    MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1880 - 1886
  • [5] A novel technique for low-power D/A conversion based on PAPR reduction
    Giannopoulos, Th.
    Paliouras, V.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4999 - +
  • [6] Bit level architectural exploration technique for the design of low power multipliers
    Economakos, George
    Anagnostopoulos, Kostas
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1483 - +
  • [7] A low power 16 bit BCD Adder Using different power reduction techniqes
    Saini, Dinesh Kumar
    Meena, Shweta
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [8] Effective and Efficient Technique for Power Reduction by Multi-Bit Flip-Flops
    Dhivya, V.
    Prakasam, P.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [9] Low Power Scan Bypass Technique with Test Data Reduction
    Lim, Hyunyul
    Kang, Wooheon
    Seo, Sungyoul
    Lee, Yong
    Kang, Sungho
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 173 - 176
  • [10] Low-power design technique for flash A/D converters based on reduction of the number of comparators
    Sato, Takahide
    Takagi, Shigetaka
    Fujii, Nobuo
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3606 - 3609