A low power technique based on sign bit reduction

被引:0
|
作者
Saneei, M [1 ]
Afzali-Kusha, A [1 ]
Navabi, Z [1 ]
机构
[1] Univ Teheran, Dept Elect & Comp Engn, Comp Aided Design Lab, Tehran, Iran
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes anew low power technique, called SBR (Sign Bit Reduction) which may reduce the switching activity in multipliers as well as data buses. Utilizing the multipliers based on this scheme, the dynamic power consumption of digital filters based on CMOS logic system can be reduced considerably compared to those based on 2's complement implementation. To verify the efficacy of the SBR, a 16-bit multiplier was implemented by the scheme. The results for voice data show an average of %29 to %35 switching reduction compared to the 2's complement implementation. For 16-bit random data, the scheme decreases the switching of 16-bit multipliers by an average of %21. Finally, the application of the technique to a 16-bit data bus leads to %9.9 to %14.5 switching reduction on average.
引用
收藏
页码:497 / 500
页数:4
相关论文
共 50 条
  • [21] Artifact reduction in low bit rate DCT-based image compression
    Luo, JB
    Chen, CW
    Parker, KJ
    Huang, TS
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 1996, 5 (09) : 1363 - 1368
  • [22] LEVEL REASSIGNMENT - TECHNIQUE FOR BIT-RATE REDUCTION
    PRASADA, B
    MOUNTS, FW
    NETRAVALI, AN
    BELL SYSTEM TECHNICAL JOURNAL, 1978, 57 (01): : 61 - 73
  • [23] An efficient low-bit rate motion compensation technique based on quadtree
    Mahmoud, HA
    Bayoumi, M
    2000 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, PROCEEDINGS VOLS I-III, 2000, : 213 - 216
  • [24] SDTSPC-technique for low power noise aware 1-bit full adder
    Verma, Preeti
    Sharma, Ajay K.
    Noor, Arti
    Pandey, Vinay S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 303 - 314
  • [25] A Low-Power SRAM Using Bit-Line Charge-Recycling Technique
    Kim, Keejong
    Mahmoodi, Hamid
    Roy, Kaushik
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 177 - 182
  • [26] SDTSPC-technique for low power noise aware 1-bit full adder
    Preeti Verma
    Ajay K. Sharma
    Arti Noor
    Vinay S. Pandey
    Analog Integrated Circuits and Signal Processing, 2017, 92 : 303 - 314
  • [27] A Design of 12-Bit Low-Power Pipelined ADC Using TIQ Technique
    Vinay, B. K.
    Mala, S. Pushpa
    Deekshitha, S.
    Sunil, M. P.
    INTELLIGENT COMPUTING AND COMMUNICATION, ICICC 2019, 2020, 1034 : 601 - 611
  • [28] Low Power implementation of Multi-Bit Hybrid Adder using Modified GDI Technique
    Sarkar, Shubham
    Sarkar, Sujan
    Pati, Tarunesh
    Mondal, Indranil
    Iqbal, Asif
    Sengupta, Joy
    Mistry, Alojyoti
    2018 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2018, : 23 - 29
  • [29] Reduction of coding artifacts at low bit rates
    Meier, T
    Ngan, KN
    Crebbin, G
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING '98, PTS 1 AND 2, 1997, 3309 : 241 - 251
  • [30] A Power Reduction Technique Based on Linear Transformations for Block Ciphers
    Kavun, Elif Bilge
    PROCEEDINGS OF THE 2022 IFIP/IEEE 30TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2022,