A low power technique based on sign bit reduction

被引:0
|
作者
Saneei, M [1 ]
Afzali-Kusha, A [1 ]
Navabi, Z [1 ]
机构
[1] Univ Teheran, Dept Elect & Comp Engn, Comp Aided Design Lab, Tehran, Iran
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes anew low power technique, called SBR (Sign Bit Reduction) which may reduce the switching activity in multipliers as well as data buses. Utilizing the multipliers based on this scheme, the dynamic power consumption of digital filters based on CMOS logic system can be reduced considerably compared to those based on 2's complement implementation. To verify the efficacy of the SBR, a 16-bit multiplier was implemented by the scheme. The results for voice data show an average of %29 to %35 switching reduction compared to the 2's complement implementation. For 16-bit random data, the scheme decreases the switching of 16-bit multipliers by an average of %21. Finally, the application of the technique to a 16-bit data bus leads to %9.9 to %14.5 switching reduction on average.
引用
收藏
页码:497 / 500
页数:4
相关论文
共 50 条
  • [31] Low-power design based on ODTM Technique
    Thirumurugan, P.
    Sasikuma, S.
    Jeevanantham, V.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 771 - 775
  • [32] Low Power Adder Circuit Based on Coupling Technique
    Roy, Arpan
    Sharma, Aashwin
    Mehra, Anu
    Rajput, Sachin Kumar
    INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 55 - 63
  • [33] 6-Bit low power low area frequency modulation based flash ADC
    Diduck, Q
    Margala, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 137 - 140
  • [34] A Low Power UWB Very Low Noise Amplifier Using An Improved Noise Reduction Technique
    Mehrjoo, Mohammad Sadegh
    Yavari, Mohammad
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 277 - 280
  • [35] A low-complexity peak-to-average power ratio reduction technique for OFDM-based systems
    Wang, CL
    Yuan, OY
    Chen, HC
    VTC2004-FALL: 2004 IEEE 60TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-7: WIRELESS TECHNOLOGIES FOR GLOBAL SECURITY, 2004, : 4380 - 4384
  • [36] A Power and Bit Allocation Algorithm Based on Virtual Bit in Power Line Communication
    Qian, Huang
    Jun, Lu
    Lei, Wang
    PROCEEDINGS OF 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING (ICSP) VOLS 1-3, 2012, : 1571 - 1574
  • [37] A video coding system for sign language communication at low bit rates
    Agrafiotis, D
    Canagarajah, N
    Bull, DR
    Kyle, J
    Seers, H
    Dye, M
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 441 - 444
  • [38] A low-overhead virtual rail technique for SRAM leakage power reduction
    Kuang, JB
    Ngo, HC
    Nowka, KJ
    Law, JC
    Joshi, RV
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 574 - 579
  • [39] A Novel Leakage Reduction Technique for Ultra-Low Power VLSI Chips
    Magraiya, Vijay Kumar
    Gupta, Tarun Kumar
    Kant, Krishna
    PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY FOR INTELLIGENT SYSTEMS: VOL 1, 2016, 50 : 165 - 173
  • [40] Low power dynamic circuit for power efficient bit lines
    Asyaei, Mohammad
    Ebrahimi, Emad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 83 : 204 - 212