A low power technique based on sign bit reduction

被引:0
|
作者
Saneei, M [1 ]
Afzali-Kusha, A [1 ]
Navabi, Z [1 ]
机构
[1] Univ Teheran, Dept Elect & Comp Engn, Comp Aided Design Lab, Tehran, Iran
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes anew low power technique, called SBR (Sign Bit Reduction) which may reduce the switching activity in multipliers as well as data buses. Utilizing the multipliers based on this scheme, the dynamic power consumption of digital filters based on CMOS logic system can be reduced considerably compared to those based on 2's complement implementation. To verify the efficacy of the SBR, a 16-bit multiplier was implemented by the scheme. The results for voice data show an average of %29 to %35 switching reduction compared to the 2's complement implementation. For 16-bit random data, the scheme decreases the switching of 16-bit multipliers by an average of %21. Finally, the application of the technique to a 16-bit data bus leads to %9.9 to %14.5 switching reduction on average.
引用
收藏
页码:497 / 500
页数:4
相关论文
共 50 条
  • [41] Power reduction optimization with swarm based technique in electric power assist steering system
    Abu Hanifah, Rabiatuladawiyah
    Toha, Siti Fauziah
    Hassan, Mohd Khair
    Ahmad, Salmiah
    ENERGY, 2016, 102 : 444 - 452
  • [42] The new low power 10-bit pipelined ADC using novel background calibration technique
    Haze, J
    Vrba, R
    DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 340 - +
  • [43] A Low Power Low Voltage 16 bit Audio ΣΔ Modulator
    Gou, Xi
    Li, Yi-ran
    Chen, Jian-qiu
    Xu, Jun
    Ren, Jun-yan
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3142 - 3145
  • [44] Peak Power Reduction of OFDM Signals with Sign Adjustment
    Sharif, Masoud
    Tarokh, Vahid
    Hassibi, Babak
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2009, 57 (07) : 2160 - 2166
  • [45] Real-time postprocessing technique for compression artifact reduction in low-bit-rate video coding
    Shen, MY
    Kuo, CCJ
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXI, 1998, 3460 : 376 - 387
  • [46] Power reduction during scan testing based on multiple capture technique
    Lee, Lung-Jen
    Tseng, Wang-Dauh
    Lin, Rung-Bin
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (05) : 798 - 805
  • [47] Power system dynamic equivalence based on a new model reduction technique
    Takimoto, Akira
    Electrical Engineering in Japan (English translation of Denki Gakkai Ronbunshi), 1994, 114 (07): : 56 - 67
  • [48] Undeniable signatures based on characters: How to sign with one bit
    Monnerat, J
    Vaudenay, S
    PUBLIC KEY CRYPTOGRAPHY - PKC 2004, PROCEEDINGS, 2004, 2947 : 69 - 85
  • [49] Low Leakage Low Power Domino Logic Technique for Wide Fan-In Applications, 40-Bit Tag Comparator
    Ghimiray, Sapna Rani
    Dutta, Pranab Kishore
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (04): : 248 - 261
  • [50] Research on a low-power MCD technique based on EPIC
    Ji, Rong
    Chen, Liang
    Wang, Yongwen
    Zeng, Xianjun
    Zhang, Junfeng
    21ST EUROPEAN CONFERENCE ON MODELLING AND SIMULATION ECMS 2007: SIMULATIONS IN UNITED EUROPE, 2007, : 651 - +