A framework for System Level Low Power Design Space Exploration

被引:0
|
作者
Ben Mrad, Ameni [1 ]
Auguin, Michel [1 ]
Verdier, Francois [1 ]
Ben Ameur, Amal [1 ]
机构
[1] Univ Cote Azur, CNRS, LEAT, Sophia Antipolis, France
关键词
low power design; SystemC-TLM; power intent; design space exploration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power management is a key feature in many digital systems, mainly those powered by battery. Introducing a power management strategy in a system should save power consumption while its functional performance must remain within application-dependent constraints. Designing such systems could be very challenging since power management impacts performance and the functional activity impacts power. The most convenient design level to address such challenge is at system transactional level where hardware and software could be described inside a single simulation model. Unfortunately, there are very few proposals that address the description at transactional level of both a power intent and a clock intent which constitute the low power specification entry required by RTL low power design tools. In this paper, we propose a framework able to describe graphically a power/clock intent and to generate automatically the associated simulation code. Adding this code as an overlay to the SystemC-TLM code of design allows a joined power/performance analysis of the whole system. Our framework provides an efficient support for low power design space exploration.
引用
收藏
页码:437 / 441
页数:5
相关论文
共 50 条
  • [1] System level optimization and design space exploration for low power
    Stammermann, A
    Kruse, L
    Nebel, W
    Pratsch, A
    Schmidt, E
    Schulte, M
    Schulz, A
    [J]. ISSS'01: 14TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2001, : 142 - 146
  • [2] Graphical framework for system level design space exploration
    Perko, Klemen
    Trost, Andrej
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (03): : 132 - 141
  • [3] An ESL framework for low power architecture design space exploration
    Affes, Hend
    Ben Ameur, Amal
    Auguin, Michel
    Verdier, Francois
    Barnes, Calypso
    [J]. 2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 227 - 228
  • [4] STATS: A framework for microprocessor and system-level design space exploration
    Albonesi, DH
    Koren, I
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 1999, 45 (12-13) : 1097 - 1110
  • [5] STATS: A framework for microprocessor and system-level design space exploration
    Albonesi, David H.
    Koren, Israel
    [J]. Journal of Systems Architecture, 1999, 45 (12): : 1097 - 1110
  • [6] A fast performance estimation framework for system-level design space exploration
    Shibata, Seiya
    Ando, Yuki
    Honda, Shinya
    Tomiyama, Hiroyuki
    Takada, Hiroaki
    [J]. IPSJ Transactions on System LSI Design Methodology, 2012, 5 : 44 - 54
  • [7] High-level power estimation and low-power design space exploration for FPGAs
    Chen, Deming
    Cong, Jason
    Fan, Yiping
    Zhang, Zhiru
    [J]. PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 529 - +
  • [8] Fast system-level design space exploration for low power configurable multimedia systems-on-chip
    Polloni, F
    Mazzoni, L
    Di Matteo, S
    [J]. 15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 150 - 154
  • [9] EARLY AREA AND POWER ESTIMATION MODEL FOR RAPID SYSTEM LEVEL DESIGN AND DESIGN SPACE EXPLORATION
    Tripathi, Abhishek Narayan
    Rajawat, Arvind
    [J]. ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2022, 20 (01) : 66 - 72
  • [10] DESSERT: DESign Space ExploRation Tool based on Power and Energy at System-Level
    Rethinagiri, Santhosh Kumar
    Palomar, Oscar
    Cristal, Adrian
    Unsal, Osman
    Swift, Michael M.
    [J]. 2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 48 - 53