A framework for System Level Low Power Design Space Exploration

被引:0
|
作者
Ben Mrad, Ameni [1 ]
Auguin, Michel [1 ]
Verdier, Francois [1 ]
Ben Ameur, Amal [1 ]
机构
[1] Univ Cote Azur, CNRS, LEAT, Sophia Antipolis, France
关键词
low power design; SystemC-TLM; power intent; design space exploration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power management is a key feature in many digital systems, mainly those powered by battery. Introducing a power management strategy in a system should save power consumption while its functional performance must remain within application-dependent constraints. Designing such systems could be very challenging since power management impacts performance and the functional activity impacts power. The most convenient design level to address such challenge is at system transactional level where hardware and software could be described inside a single simulation model. Unfortunately, there are very few proposals that address the description at transactional level of both a power intent and a clock intent which constitute the low power specification entry required by RTL low power design tools. In this paper, we propose a framework able to describe graphically a power/clock intent and to generate automatically the associated simulation code. Adding this code as an overlay to the SystemC-TLM code of design allows a joined power/performance analysis of the whole system. Our framework provides an efficient support for low power design space exploration.
引用
收藏
页码:437 / 441
页数:5
相关论文
共 50 条
  • [21] A high-level interconnect power model for design space exploration
    Gupta, P
    Zhong, L
    Jha, NK
    [J]. ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 551 - 558
  • [22] Design Space Pruning through Hybrid Analysis in System-level Design Space Exploration
    Piscitelli, Roberta
    Pimentel, Andy D.
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 781 - 786
  • [23] Signature-based microprocessor power modeling for rapid system-level design space exploration
    van Stralen, Peter
    Pimentel, Andy D.
    [J]. 2007 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2007, : 33 - 38
  • [24] A Polyhedral-based SystemC Modeling and Generation Framework for Effective Low-power Design Space Exploration
    Zuo, Wei
    Kemmerer, Warren
    Lim, Jong Bin
    Pouchet, Louis-Noel
    Ayupov, Andrey
    Kim, Taemin
    Han, Kyungtae
    Chen, Deming
    [J]. 2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 357 - 364
  • [25] A framework for compiler driven design space exploration for embedded system customization
    Palem, KV
    Chakrapani, LN
    Yalamanchili, SA
    [J]. ADVANCES IN COMPUTER SCIENCE - ASIAN 2004, PROCEEDINGS, 2004, 3321 : 395 - 406
  • [26] An approach to switching activity consideration during high-level, low-power design space exploration
    Henning, R
    Chakraborti, C
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (05) : 339 - 351
  • [27] Three-Dimensional Design Space Exploration for System Level Synthesis
    Li, Shuo
    Hemani, Ahmed
    [J]. 2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 419 - 426
  • [28] Efficient design space exploration at system level with automatic profiler instrumentation
    Graduate School of Information Science, Nagoya University, Japan
    不详
    不详
    [J]. IPSJ Trans. Syst. LSI Des. Methodol., (179-193): : 179 - 193
  • [29] System-level design space exploration of dynamic reconfigurable architectures
    Sigdel, Kamana
    Thompson, Mark
    Pimente, Andy D.
    Stefanov, Todor
    Bertels, Koen
    [J]. EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2008, 5114 : 279 - +
  • [30] A new performance evaluation approach for system level design space exploration
    Joshi, CP
    Kumar, A
    Balakrishnan, M
    [J]. ISSS'02: 15TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2002, : 180 - 185