A framework for System Level Low Power Design Space Exploration

被引:0
|
作者
Ben Mrad, Ameni [1 ]
Auguin, Michel [1 ]
Verdier, Francois [1 ]
Ben Ameur, Amal [1 ]
机构
[1] Univ Cote Azur, CNRS, LEAT, Sophia Antipolis, France
关键词
low power design; SystemC-TLM; power intent; design space exploration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power management is a key feature in many digital systems, mainly those powered by battery. Introducing a power management strategy in a system should save power consumption while its functional performance must remain within application-dependent constraints. Designing such systems could be very challenging since power management impacts performance and the functional activity impacts power. The most convenient design level to address such challenge is at system transactional level where hardware and software could be described inside a single simulation model. Unfortunately, there are very few proposals that address the description at transactional level of both a power intent and a clock intent which constitute the low power specification entry required by RTL low power design tools. In this paper, we propose a framework able to describe graphically a power/clock intent and to generate automatically the associated simulation code. Adding this code as an overlay to the SystemC-TLM code of design allows a joined power/performance analysis of the whole system. Our framework provides an efficient support for low power design space exploration.
引用
收藏
页码:437 / 441
页数:5
相关论文
共 50 条
  • [41] Interleaving Methods for Hybrid System-level MPSoC Design Space Exploration
    Piscitelli, Roberta
    Pimentel, Andy D.
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 7 - 14
  • [42] Data Mining in System-Level Design Space Exploration of Embedded Systems
    Richthammer, Valentina
    Scheinert, Tobias
    Glass, Michael
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, SAMOS 2020, 2020, 12471 : 52 - 66
  • [43] A case for visualization-integrated system-level design space exploration
    Pimentel, AD
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, 2005, 3553 : 455 - 464
  • [44] On the calibration of abstract performance models for system-level design space exploration
    Pimentel, Andy D.
    Thompson, Mark
    Polstra, Simon
    Erbas, Cagkan
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 71 - +
  • [45] Accelerating MPSoC Design Space Exploration Within System-Level Frameworks
    Shah, Syed Abbas Ali
    Farkas, Bastian
    Meyer, Rolf
    Berekovic, Mladen
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [46] Calibration of abstract performance models for system-level design space exploration
    Pimentel, Andy D.
    Thompson, Mark
    Polstra, Simon
    Erbas, Cagkan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (02): : 99 - 114
  • [47] Retargetable profiling for rapid, early system-level design space exploration
    Cai, L
    Gerstlauer, A
    Gajski, D
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 281 - 286
  • [48] A Two-Level Cache Design Space Exploration System for Embedded Applications
    Tojo, Nobuaki
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12) : 3238 - 3247
  • [49] Hybrid Graph Representation and Learning Framework for High-Level Synthesis Design Space Exploration
    Taghipour, Pouya
    Granger, Eric
    Blaquiere, Yves
    IEEE ACCESS, 2024, 12 : 189574 - 189589
  • [50] Architecture exploration for low power design
    Kathail, Vinod
    Miller, Tom
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 10 - 11