EARLY AREA AND POWER ESTIMATION MODEL FOR RAPID SYSTEM LEVEL DESIGN AND DESIGN SPACE EXPLORATION

被引:0
|
作者
Tripathi, Abhishek Narayan [1 ]
Rajawat, Arvind [2 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, GE Rd, Raipur 492010, Chhattisgarh, India
[2] Maulana Azad Natl Inst Technol, Dept Elect & Commun Engn, Link Rd 3,Near Kali Mata Mandir, Bhopal 462003, Madhya Pradesh, India
关键词
Area estimation; design space exploration; neural network; power estimation; VLSI;
D O I
10.15598/aeee.v20i1.4229
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power and area estimation in the early stage of designing is very critical for a system. This paper presents the neural network-based early area and power estimation model. The flow starts with the training of the neural network model from the selected behavioral level parameters, which imposes to provide accurate estimations. The model accuracy is validated against ITC99 benchmark programs. The run-times are faster than the synthesis run-times. For the ASIC-based designs, the proposed model took 5 seconds, while Synopsys Design Compiler took 5 minutes. In terms of timing, the estimation speed is more than the order of magnitude faster than the conventional synthesis-based approach. The modeling methodology provides a better, accurate, and fast area and power estimations, at an early stage of the Very-Large-Scale Integration (VLSI) design. In addition, the model eliminates the need for synthesis-based exploration and provides the design picking before synthesis.
引用
收藏
页码:66 / 72
页数:7
相关论文
共 50 条
  • [1] Retargetable profiling for rapid, early system-level design space exploration
    Cai, L
    Gerstlauer, A
    Gajski, D
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 281 - 286
  • [2] A framework for System Level Low Power Design Space Exploration
    Ben Mrad, Ameni
    Auguin, Michel
    Verdier, Francois
    Ben Ameur, Amal
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 437 - 441
  • [3] System level optimization and design space exploration for low power
    Stammermann, A
    Kruse, L
    Nebel, W
    Pratsch, A
    Schmidt, E
    Schulte, M
    Schulz, A
    ISSS'01: 14TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2001, : 142 - 146
  • [4] High Level Quantitative Interconnect Estimation for Early Design Space Exploration
    Meeuws, Roel
    Sigdel, Kamana
    Yankova, Yana
    Bertels, Koen
    PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, 2008, : 317 - 320
  • [5] Automated Estimation of Power Consumption for Rapid System Level Design
    Samei, Yasaman
    Doemer, Rainer
    2014 IEEE INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCCC), 2014,
  • [6] Signature-based microprocessor power modeling for rapid system-level design space exploration
    van Stralen, Peter
    Pimentel, Andy D.
    2007 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2007, : 33 - 38
  • [7] A high-level interconnect power model for design space exploration
    Gupta, P
    Zhong, L
    Jha, NK
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 551 - 558
  • [8] High-level power estimation and low-power design space exploration for FPGAs
    Chen, Deming
    Cong, Jason
    Fan, Yiping
    Zhang, Zhiru
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 529 - +
  • [9] A fast performance estimation framework for system-level design space exploration
    Shibata, Seiya
    Ando, Yuki
    Honda, Shinya
    Tomiyama, Hiroyuki
    Takada, Hiroaki
    IPSJ Transactions on System LSI Design Methodology, 2012, 5 : 44 - 54
  • [10] ORION 2.0: A Fast and Accurate NoC Power and Area Model for Early-Stage Design Space Exploration
    Kahng, Andrew B.
    Li, Bin
    Peh, Li-Shiuan
    Samadi, Kambiz
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 423 - +