EARLY AREA AND POWER ESTIMATION MODEL FOR RAPID SYSTEM LEVEL DESIGN AND DESIGN SPACE EXPLORATION

被引:0
|
作者
Tripathi, Abhishek Narayan [1 ]
Rajawat, Arvind [2 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, GE Rd, Raipur 492010, Chhattisgarh, India
[2] Maulana Azad Natl Inst Technol, Dept Elect & Commun Engn, Link Rd 3,Near Kali Mata Mandir, Bhopal 462003, Madhya Pradesh, India
关键词
Area estimation; design space exploration; neural network; power estimation; VLSI;
D O I
10.15598/aeee.v20i1.4229
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power and area estimation in the early stage of designing is very critical for a system. This paper presents the neural network-based early area and power estimation model. The flow starts with the training of the neural network model from the selected behavioral level parameters, which imposes to provide accurate estimations. The model accuracy is validated against ITC99 benchmark programs. The run-times are faster than the synthesis run-times. For the ASIC-based designs, the proposed model took 5 seconds, while Synopsys Design Compiler took 5 minutes. In terms of timing, the estimation speed is more than the order of magnitude faster than the conventional synthesis-based approach. The modeling methodology provides a better, accurate, and fast area and power estimations, at an early stage of the Very-Large-Scale Integration (VLSI) design. In addition, the model eliminates the need for synthesis-based exploration and provides the design picking before synthesis.
引用
收藏
页码:66 / 72
页数:7
相关论文
共 50 条
  • [41] Exploiting domain knowledge in system-level MPSoC design space exploration
    Thompson, Mark
    Pimentel, Andy D.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (07) : 351 - 360
  • [42] Calibration of Abstract Performance Models for System-Level Design Space Exploration
    Andy D. Pimentel
    Mark Thompson
    Simon Polstra
    Cagkan Erbas
    Journal of Signal Processing Systems, 2008, 50 : 99 - 114
  • [43] Interleaving Methods for Hybrid System-level MPSoC Design Space Exploration
    Piscitelli, Roberta
    Pimentel, Andy D.
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 7 - 14
  • [44] Data Mining in System-Level Design Space Exploration of Embedded Systems
    Richthammer, Valentina
    Scheinert, Tobias
    Glass, Michael
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, SAMOS 2020, 2020, 12471 : 52 - 66
  • [45] A case for visualization-integrated system-level design space exploration
    Pimentel, AD
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, 2005, 3553 : 455 - 464
  • [46] On the calibration of abstract performance models for system-level design space exploration
    Pimentel, Andy D.
    Thompson, Mark
    Polstra, Simon
    Erbas, Cagkan
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 71 - +
  • [47] Accelerating MPSoC Design Space Exploration Within System-Level Frameworks
    Shah, Syed Abbas Ali
    Farkas, Bastian
    Meyer, Rolf
    Berekovic, Mladen
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [48] Calibration of abstract performance models for system-level design space exploration
    Pimentel, Andy D.
    Thompson, Mark
    Polstra, Simon
    Erbas, Cagkan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (02): : 99 - 114
  • [49] A Two-Level Cache Design Space Exploration System for Embedded Applications
    Tojo, Nobuaki
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12) : 3238 - 3247
  • [50] Design Space Exploration for Quantifying a System Model's Feasible Domain
    Larson, Brad J.
    Mattson, Christopher A.
    JOURNAL OF MECHANICAL DESIGN, 2012, 134 (04)