EARLY AREA AND POWER ESTIMATION MODEL FOR RAPID SYSTEM LEVEL DESIGN AND DESIGN SPACE EXPLORATION

被引:0
|
作者
Tripathi, Abhishek Narayan [1 ]
Rajawat, Arvind [2 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, GE Rd, Raipur 492010, Chhattisgarh, India
[2] Maulana Azad Natl Inst Technol, Dept Elect & Commun Engn, Link Rd 3,Near Kali Mata Mandir, Bhopal 462003, Madhya Pradesh, India
关键词
Area estimation; design space exploration; neural network; power estimation; VLSI;
D O I
10.15598/aeee.v20i1.4229
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power and area estimation in the early stage of designing is very critical for a system. This paper presents the neural network-based early area and power estimation model. The flow starts with the training of the neural network model from the selected behavioral level parameters, which imposes to provide accurate estimations. The model accuracy is validated against ITC99 benchmark programs. The run-times are faster than the synthesis run-times. For the ASIC-based designs, the proposed model took 5 seconds, while Synopsys Design Compiler took 5 minutes. In terms of timing, the estimation speed is more than the order of magnitude faster than the conventional synthesis-based approach. The modeling methodology provides a better, accurate, and fast area and power estimations, at an early stage of the Very-Large-Scale Integration (VLSI) design. In addition, the model eliminates the need for synthesis-based exploration and provides the design picking before synthesis.
引用
收藏
页码:66 / 72
页数:7
相关论文
共 50 条
  • [31] FastSpot: Host-Compiled Thermal Estimation for Early Design Space Exploration
    Gandhi, Darshan
    Gerstlauer, Andreas
    John, Lizy
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 625 - 632
  • [32] Model-Driven Approach for Early Power-Aware Design Space Exploration of Embedded Systems
    Ben Abdallah, Feriel
    Trabelsi, Chiraz
    Ben Atitallah, Rabie
    Abed, Mourad
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 87 (03): : 271 - 286
  • [33] The EH Model: Early Design Space Exploration of Intermittent Processor Architectures
    Miguel, Joshua San
    Ganesan, Karthik
    Badr, Mario
    Xia, Chunqiu
    Li, Rose
    Hsiao, Hsuan
    Jerger, Natalie Enright
    2018 51ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2018, : 600 - 612
  • [34] Model-Driven Approach for Early Power-Aware Design Space Exploration of Embedded Systems
    Feriel Ben Abdallah
    Chiraz Trabelsi
    Rabie Ben Atitallah
    Mourad Abed
    Journal of Signal Processing Systems, 2017, 87 : 271 - 286
  • [35] PRIORITY FUNCTION BASED POWER EFFICIENT RAPID DESIGN SPACE EXPLORATION OF SCHEDULING AND MODULE SELECTION IN HIGH LEVEL SYNTHESIS
    Sengupta, Anirban
    Sedaghat, Reza
    Sarkar, Pallabi
    Sehgal, Summit
    2011 24TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2011, : 538 - 543
  • [36] Area-Time Estimation of C-based Functions for Design Space Exploration
    Aung, Yan Lin
    Lam, Siew-Kei
    Srikanthan, Thambipillai
    2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), 2012, : 297 - 300
  • [37] Fast system-level design space exploration for low power configurable multimedia systems-on-chip
    Polloni, F
    Mazzoni, L
    Di Matteo, S
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 150 - 154
  • [39] IMPROVED DESIGN SPACE EXPLORATION BY MACHINE LEARNING ESTIMATION FOR A PARAMETRIC TURBOFAN MODEL
    Foster, Chad
    Moore, Jack
    PROCEEDINGS OF ASME TURBO EXPO 2022: TURBOMACHINERY TECHNICAL CONFERENCE AND EXPOSITION, GT2022, VOL 10D, 2022,
  • [40] System-Level Design Space Exploration for Heterogeneous Parallel Dedicated Systems
    Pomante, Luigi
    Serri, Paolo
    Marchesani, Stefano
    WORLD CONGRESS ON COMPUTER & INFORMATION TECHNOLOGY (WCCIT 2013), 2013,