Efficient symbolic sensitivity based parasitic-inclusive optimization in layout aware analog circuit synthesis

被引:3
|
作者
Yang, Huiying [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Digital Design Environm Lab, Cincinnati, OH 45221 USA
关键词
D O I
10.1109/VLSID.2007.72
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance circuit optimization and synthesis should consider parasitic effects. This paper introduces techniques for parasitic estimation and fast parasitic optimization based on symbolic sensitivity analysis. An effective framework to incorporate parasitic modeling and optimization is presented in order to account for parasitic effects during synthesis. In this paper we primarily focus on using efficient symbolic sensitivity analysis based on element-coefficient diagrams (ECD) to evaluate the dominant parasitic effects so as to eliminate insignificant parasitics. An ECD is the cancellation-free and per-coefficient term generation version of determinant decision diagrams (DDDs). In this paper, parasitic-aware analog circuit synthesis methodology is proposed The accuracy and efficiency of the parasitic-inclusive optimization have been demonstrated
引用
收藏
页码:201 / +
页数:2
相关论文
共 47 条
  • [41] VTSMOC: An Efficient Voronoi Tree Search Boosted Multiobjective Bayesian Optimization With Constraints for High-Dimensional Analog Circuit Synthesis
    Zhao, Aidong
    Lyu, Ruiyu
    Zhao, Xuyang
    Bi, Zhaori
    Yang, Fan
    Yan, Changhao
    Zhou, Dian
    Su, Yangfeng
    Zeng, Xuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2025, 44 (03) : 818 - 831
  • [42] Late Breaking Results: An Efficient Learning-based Approach for Performance Exploration on Analog and RF Circuit Synthesis
    Pan, Po-Cheng
    Huang, Chien-Chia
    Chen, Hung-Ming
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [43] Layout Optimization of Complementary FET 6T-SRAM Cell Based on a Universal Methodology Using Sensitivity With Respect to Parasitic R -and C-Values
    Luo, Yanna
    Cao, Lei
    Zhang, Qingzhu
    Cao, Yu
    Zhang, Zhaohao
    Yao, Jiaxin
    Yan, Gangping
    Zhang, Xuexiang
    Gan, Weizhuo
    Huo, Jiali
    Xu, Haoqing
    Tian, Guoliang
    Bu, Weihai
    Wu, Yongqin
    Wu, Zhenhua
    Yin, Huaxiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 6095 - 6101
  • [44] An efficient path-based equivalent circuit model for design, synthesis, and optimization of power distribution networks in multilayer printed circuit boards
    Kim, YJ
    Yoon, HS
    Lee, S
    Moon, G
    Kim, J
    Wee, JK
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2004, 27 (01): : 97 - 106
  • [45] Fast and Energy-Efficient CNFET Adders With CDM and Sensitivity-Based Device-Circuit Co-Optimization
    Haghshenas, Kawsar
    Hashemi, Mona
    Nikoubin, Tooraj
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 783 - 794
  • [46] An Efficient Reference-point Based Surrogate-assisted Multi-objective Differential Evolution for Analog/RF Circuit Synthesis
    Yin, Sen
    Zhang, Wenyuan
    Hu, Wenfei
    Wang, Zhikai
    Wang, Ruitao
    Zhang, Jian
    Wang, Yan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2021,
  • [47] An Efficient Kriging-based Constrained Multi-objective Evolutionary Algorithm for Analog Circuit Synthesis via Self-adaptive Incremental Learning
    Yin, Sen
    Hu, Wenfei
    Zhang, Wenyuan
    Wang, Ruitao
    Zhang, Jian
    Wang, Yan
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 74 - 79