Efficient symbolic sensitivity based parasitic-inclusive optimization in layout aware analog circuit synthesis

被引:3
|
作者
Yang, Huiying [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Digital Design Environm Lab, Cincinnati, OH 45221 USA
关键词
D O I
10.1109/VLSID.2007.72
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance circuit optimization and synthesis should consider parasitic effects. This paper introduces techniques for parasitic estimation and fast parasitic optimization based on symbolic sensitivity analysis. An effective framework to incorporate parasitic modeling and optimization is presented in order to account for parasitic effects during synthesis. In this paper we primarily focus on using efficient symbolic sensitivity analysis based on element-coefficient diagrams (ECD) to evaluate the dominant parasitic effects so as to eliminate insignificant parasitics. An ECD is the cancellation-free and per-coefficient term generation version of determinant decision diagrams (DDDs). In this paper, parasitic-aware analog circuit synthesis methodology is proposed The accuracy and efficiency of the parasitic-inclusive optimization have been demonstrated
引用
收藏
页码:201 / +
页数:2
相关论文
共 47 条
  • [21] Efficient and Accurate Statistical Analog Yield Optimization and Variation-Aware Circuit Sizing Based on Computational Intelligence Techniques
    Liu, Bo
    Fernandez, Francisco V.
    Gielen, Georges G. E.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (06) : 793 - 805
  • [22] An Efficient Multi-fidelity Bayesian Optimization Approach for Analog Circuit Synthesis
    Zhang, Shuhan
    Lyu, Wenlong
    Yang, Fan
    Yan, Changhao
    Zhou, Dian
    Zeng, Xuan
    Hu, Xiangdong
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [23] Ready-to-Fabricate RF Circuit Synthesis Using a Layout- and Variability-Aware Optimization-Based Methodology
    Passos, Fabio
    Roca, Elisenda
    Martins, Ricardo
    Lourenco, Nuno
    Ahyoune, Saiyd
    Sieiro, Javier
    Castro-Lopez, Rafael
    Horta, Nuno
    Fernandez, Francisco V.
    IEEE ACCESS, 2020, 8 : 51601 - 51609
  • [24] Stochastic-based placement template generator for analog IC layout-aware synthesis
    Martins, Ricardo
    Lourenco, Nuno
    Canelas, Antonio
    Horta, Nuno
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 485 - 495
  • [25] An analog circuit synthesis tool based on efficient and reliable yield estimation
    Afacan, Engin
    Berkol, Gonenc
    Dundar, Gunhan
    Pusane, Ali Emre
    Baskaya, Faik
    MICROELECTRONICS JOURNAL, 2016, 54 : 14 - 22
  • [26] Parasitic-Aware gm/ID-Based Many-Objective Analog/RF Circuit Sizing
    Liao, Tuotian
    Zhang, Lihong
    2018 19TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2018, : 100 - 105
  • [27] Enhancing a Layout-Aware Synthesis Methodology for Analog ICs by Embedding Statistical Knowledge into the Evolutionary Optimization Kernel
    Rocha, Frederico
    Martins, Ricardo
    Lourenco, Nuno
    Horta, Nuno
    TECHNOLOGICAL INNOVATION FOR THE INTERNET OF THINGS, 2013, 394 : 531 - 538
  • [28] Fast analog circuit synthesis using sensitivity based near neighbor searches
    Pradhan, Almitra
    Vemuri, Ranga
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1372 - 1375
  • [29] Synthesis of a wireless communication analog back-end based on a mismatch-aware symbolic approach
    Castro-López, R
    Guerra, O
    Fernández, FV
    Rodríguez-Vázquez, A
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 40 (03) : 215 - 233
  • [30] Synthesis of a Wireless Communication Analog Back-End Based on a Mismatch-Aware Symbolic Approach
    R. Castro-López
    O. Guerra
    F.V. Fernández
    A. Rodríguez-Vázquez
    Analog Integrated Circuits and Signal Processing, 2004, 40 : 215 - 233