Efficient symbolic sensitivity based parasitic-inclusive optimization in layout aware analog circuit synthesis

被引:3
|
作者
Yang, Huiying [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Digital Design Environm Lab, Cincinnati, OH 45221 USA
关键词
D O I
10.1109/VLSID.2007.72
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance circuit optimization and synthesis should consider parasitic effects. This paper introduces techniques for parasitic estimation and fast parasitic optimization based on symbolic sensitivity analysis. An effective framework to incorporate parasitic modeling and optimization is presented in order to account for parasitic effects during synthesis. In this paper we primarily focus on using efficient symbolic sensitivity analysis based on element-coefficient diagrams (ECD) to evaluate the dominant parasitic effects so as to eliminate insignificant parasitics. An ECD is the cancellation-free and per-coefficient term generation version of determinant decision diagrams (DDDs). In this paper, parasitic-aware analog circuit synthesis methodology is proposed The accuracy and efficiency of the parasitic-inclusive optimization have been demonstrated
引用
收藏
页码:201 / +
页数:2
相关论文
共 47 条
  • [31] An Efficient Analog Circuit Sizing Method Based on Machine Learning Assisted Global Optimization
    Budak, Ahmet Faruk
    Gandara, Miguel
    Shi, Wei
    Pan, David Z.
    Sun, Nan
    Liu, Bo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (05) : 1209 - 1221
  • [32] An Efficient Bayesian Optimization Approach for Analog Circuit Synthesis via Sparse Gaussian Process Modeling
    He, Biao
    Zhang, Shuhan
    Yang, Fan
    Yan, Changhao
    Zhou, Dian
    Zeng, Xuan
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 67 - 72
  • [33] Adaptive Sized Quasi-Monte Carlo Based Yield Aware Analog Circuit Optimization Tool
    Afacan, Engin
    Berkol, Gonenc
    Pusane, Ali Emre
    Dundar, Gunhan
    Baskaya, Faik
    2014 5TH EUROPEAN WORKSHOP ON CMOS VARIABILITY (VARI), 2014,
  • [34] Efficient Parasitic-aware gm/ID-based Hybrid Sizing Methodology for Analog and RF Integrated Circuits
    Liao, Tuotian
    Zhang, Lihong
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2021, 26 (02)
  • [35] Machine Learning Assisted Circuit Sizing Approach for Low-Voltage Analog Circuits with Efficient Variation-Aware Optimization
    Song, Ling-Yen
    Chou, Chih-Yun
    Kuo, Tung-Chieh
    Liu, Chien-Nan
    Huang, Juinn-Dar
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (02)
  • [36] An Efficient Batch-Constrained Bayesian Optimization Approach for Analog Circuit Synthesis via Multiobjective Acquisition Ensemble
    Zhang, Shuhan
    Yang, Fan
    Yan, Changhao
    Zhou, Dian
    Zeng, Xuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (01) : 1 - 14
  • [37] Gaussian-Process-Based Surrogate for Optimization-Aided and Process-Variations-Aware Analog Circuit Design
    Sanabria-Borbon, Adriana C.
    Soto-Aguilar, Sergio
    Estrada-Lopez, Johan J.
    Allaire, Douglas
    Sanchez-Sinencio, Edgar
    ELECTRONICS, 2020, 9 (04)
  • [38] Fast analog circuit synthesis using multiparameter sensitivity analysis based on element-coefficient diagrams
    Yang, HY
    Agarwal, A
    Vemuri, R
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 71 - 76
  • [39] Layout-Dependent Effects Aware gm/ID-Based Many-Objective Sizing Optimization for Analog Integrated Circuits
    Liao, Tuotian
    Zhang, Lihong
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [40] A Batch Bayesian Optimization Approach For Analog Circuit Synthesis Based On Multi-Points Selection Criterion
    Fu, Xu
    Yan, Changhao
    Bi, Zhaori
    Yang, Fan
    Zhou, Dian
    Zeng, Xuan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2886 - 2890