Efficient symbolic sensitivity based parasitic-inclusive optimization in layout aware analog circuit synthesis

被引:3
|
作者
Yang, Huiying [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Digital Design Environm Lab, Cincinnati, OH 45221 USA
关键词
D O I
10.1109/VLSID.2007.72
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance circuit optimization and synthesis should consider parasitic effects. This paper introduces techniques for parasitic estimation and fast parasitic optimization based on symbolic sensitivity analysis. An effective framework to incorporate parasitic modeling and optimization is presented in order to account for parasitic effects during synthesis. In this paper we primarily focus on using efficient symbolic sensitivity analysis based on element-coefficient diagrams (ECD) to evaluate the dominant parasitic effects so as to eliminate insignificant parasitics. An ECD is the cancellation-free and per-coefficient term generation version of determinant decision diagrams (DDDs). In this paper, parasitic-aware analog circuit synthesis methodology is proposed The accuracy and efficiency of the parasitic-inclusive optimization have been demonstrated
引用
收藏
页码:201 / +
页数:2
相关论文
共 47 条
  • [1] Fast, layout-inclusive analog circuit synthesis using pre-compiled parasitic-aware symbolic performance models
    Ranjan, M
    Verhaegen, W
    Agarwal, A
    Sampath, H
    Vemuri, R
    Gielen, G
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 604 - 609
  • [2] Modeling layout effects for sensitivity-based analog circuit optimization
    Chan, HHY
    Zilic, Z
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 390 - 395
  • [3] Efficient temperature-dependent symbolic sensitivity analysis and symbolic performance evaluation in analog circuit synthesis
    Yang, Huiying
    Vemuri, Ranga
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 281 - 282
  • [4] Parasitic-aware optimization and retargeting of analog layouts: A symbolic-template approach
    Zhang, Lihong
    Jangkrajarng, Nuttorn
    Bhattacharya, Sambuddha
    Shi, C. -J. Richard
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) : 791 - 802
  • [5] Template-based parasitic-aware optimization and retargeting of analog and RIF integrated circuit layouts
    Jangkrajarng, Nuttorn
    Zhang, Lihong
    Bhattacharya, Sambuddha
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 510 - +
  • [6] Fast and accurate parasitic capacitance models for layout-aware synthesis of analog circuits
    Agarwal, A
    Sampath, H
    Yelamanchili, V
    Vemuri, R
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 145 - 150
  • [7] Generator Based Approach for Analog Circuit and Layout Design and Optimization
    Graupner, Achim
    Jancke, Roland
    Wittmann, Reimund
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1675 - 1680
  • [8] AIDA-PEx: Accurate Parasitic Extraction for Layout-Aware Analog Integrated Circuit Sizing
    Cardoso, Bruno
    Martins, Ricardo
    Lourenco, Nuno
    Horta, Nuno
    2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 129 - 132
  • [9] Layout-aware analog system synthesis based on symbolic layout description and combined block parameter exploration, placement and global routing
    Tang, H
    Zhang, H
    Doboli, A
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 266 - 271
  • [10] Layout-aware RF circuit synthesis driven by worst case parasitic corners
    Agarwal, A
    Vemuri, R
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 444 - 449