Modeling layout effects for sensitivity-based analog circuit optimization

被引:1
|
作者
Chan, HHY [1 ]
Zilic, Z [1 ]
机构
[1] McGill Univ, Dept Comp & Elect Engn, Microelect & Comp Syst Lab, Montreal, PQ H3A 2A7, Canada
关键词
analog circuit optimization; parasitic extraction; sensitivity analysis; adjoint analysis;
D O I
10.1109/ISQED.2005.80
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Successful deep-submicron designs require significant computation resources for thorough signal and design integrity analysis. Rising quality expectations and shortening time-to-market requirements present additional challenges for design closure. Conventional analog circuit optimizers are efficient in circuit analysis and optimization. Due to recent promising results, designers begin to adopt automated physical synthesis in their condensed development cycles in order to improve their prototyping efficiency. For high-performance circuits optimization, idealized performance as well as parasitic data should also be considered. This paper presents an effective framework to incorporate parasitic effects into a sensitivity-based circuit optimization tool. To relieve the physical synthesis bottleneck, estimations of parasitic values based on past extraction results are made during incremental design changes. Sensitivities of the performance impact can then be computed efficiently. As a result physical performance can be optimized using available optimizer and synthesis tools without the need of a priori expert rules, knowledge or cell libraries.
引用
收藏
页码:390 / 395
页数:6
相关论文
共 50 条
  • [1] SENSITIVITY-BASED CMOS VLSI CIRCUIT PERFORMANCE OPTIMIZATION
    MATHER, PJ
    HALLAM, P
    BROUWER, M
    ELECTRONICS LETTERS, 1995, 31 (22) : 1918 - 1919
  • [2] Generator Based Approach for Analog Circuit and Layout Design and Optimization
    Graupner, Achim
    Jancke, Roland
    Wittmann, Reimund
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1675 - 1680
  • [3] Efficient symbolic sensitivity based parasitic-inclusive optimization in layout aware analog circuit synthesis
    Yang, Huiying
    Vemuri, Ranga
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 201 - +
  • [4] Sensitivity-Based Optimization of Disk Architecture
    Sankar, Sriram
    Zhang, Yan
    Gurumurthi, Sudhanva
    Stan, Mircea R.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (01) : 69 - 81
  • [5] Stochastic Learning and Optimization: A Sensitivity-Based Approach
    Zilinskas, Antanas
    INTERFACES, 2009, 39 (02) : 172 - 174
  • [6] Analog circuit optimization using adjoint network based sensitivity analysis
    Joshi, Deepak
    Dash, Satyabrata
    Jatana, H. S.
    Bhattacharjee, Ratnajit
    Trivedi, Gaurav
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 82 : 221 - 225
  • [7] Discrete sensitivity-based evolutionary design optimization
    Steven, GP
    Li, Q
    COMPUTATIONAL FLUID AND SOLID MECHANICS 2003, VOLS 1 AND 2, PROCEEDINGS, 2003, : 2373 - 2377
  • [8] A sensitivity-based coordination method for optimization of product families
    Zou, Jun
    Yao, Wei-Xing
    Xia, Tian-Xiang
    ENGINEERING OPTIMIZATION, 2016, 48 (07) : 1145 - 1163
  • [9] TOPOLOGICAL SENSITIVITY-BASED ANALYSIS AND OPTIMIZATION OF MICROSTRUCTURED INTERFACES
    Touboul, Marie
    Cornaggia, Remi
    Bellis, Cedric
    MULTISCALE MODELING & SIMULATION, 2024, 22 (02): : 836 - 868
  • [10] Stochastic learning and optimization-A sensitivity-based approach
    Cao, Xi-Ren
    ANNUAL REVIEWS IN CONTROL, 2009, 33 (01) : 11 - 24