Modeling layout effects for sensitivity-based analog circuit optimization

被引:1
|
作者
Chan, HHY [1 ]
Zilic, Z [1 ]
机构
[1] McGill Univ, Dept Comp & Elect Engn, Microelect & Comp Syst Lab, Montreal, PQ H3A 2A7, Canada
关键词
analog circuit optimization; parasitic extraction; sensitivity analysis; adjoint analysis;
D O I
10.1109/ISQED.2005.80
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Successful deep-submicron designs require significant computation resources for thorough signal and design integrity analysis. Rising quality expectations and shortening time-to-market requirements present additional challenges for design closure. Conventional analog circuit optimizers are efficient in circuit analysis and optimization. Due to recent promising results, designers begin to adopt automated physical synthesis in their condensed development cycles in order to improve their prototyping efficiency. For high-performance circuits optimization, idealized performance as well as parasitic data should also be considered. This paper presents an effective framework to incorporate parasitic effects into a sensitivity-based circuit optimization tool. To relieve the physical synthesis bottleneck, estimations of parasitic values based on past extraction results are made during incremental design changes. Sensitivities of the performance impact can then be computed efficiently. As a result physical performance can be optimized using available optimizer and synthesis tools without the need of a priori expert rules, knowledge or cell libraries.
引用
收藏
页码:390 / 395
页数:6
相关论文
共 50 条
  • [21] Sensitivity-based research prioritization through stochastic characterization modeling
    Wender, Ben A.
    Prado, Valentina
    Fantke, Peter
    Ravikumar, Dwarakanath
    Seager, Thomas P.
    INTERNATIONAL JOURNAL OF LIFE CYCLE ASSESSMENT, 2018, 23 (02): : 324 - 332
  • [22] Sensitivity-based research prioritization through stochastic characterization modeling
    Ben A. Wender
    Valentina Prado
    Peter Fantke
    Dwarakanath Ravikumar
    Thomas P. Seager
    The International Journal of Life Cycle Assessment, 2018, 23 : 324 - 332
  • [23] Sensitivity-based heuristic search for constrained optimization in complex systems
    Gao, Peiwang
    Ma, Xiaoqing
    Journal of Systems Engineering and Electronics, 10 (01): : 75 - 80
  • [24] Fast and Energy-Efficient CNFET Adders With CDM and Sensitivity-Based Device-Circuit Co-Optimization
    Haghshenas, Kawsar
    Hashemi, Mona
    Nikoubin, Tooraj
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 783 - 794
  • [25] Performance constraints generation for analog circuit layout
    Atomic Energy Authority
    National Radio Science Conference, NRSC, Proceedings, 1998,
  • [26] Sensitivity-Based Impedance Modeling of AC Voltage-Controlled Converters
    Perez-Estevez, Diego
    Rios-Castro, Diego
    Doval-Gandoy, Jesus
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2024, 60 (05) : 7125 - 7137
  • [27] Analog circuit sizing with constraint programming modeling and minimax optimization
    Leyn, F
    Daems, W
    Gielen, G
    Sansen, W
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1500 - 1503
  • [28] Analog Circuit Optimization Based on Hybrid Particle Swarm Optimization
    Joshi, Deepak
    Dash, Satyabrata
    Agarwal, Ujjawal
    Bhattacharjee, Ratnajit
    Trivedi, Gaurav
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND COMPUTATIONAL INTELLIGENCE (CSCI), 2015, : 164 - 169
  • [29] Density Optimization for Analog Layout Based on Transistor-Array
    Geng, Chao
    Liu, Bo
    Nakatake, Shigetoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (12) : 1720 - 1730
  • [30] Sensitivity-Based Design and Optimization of Line Start Synchronous Reluctance Motor
    Mahamat, Abakar Limane
    Gozuacik, Emre
    Akar, Mehmet
    ELECTRIC POWER COMPONENTS AND SYSTEMS, 2023, 51 (20) : 2499 - 2511