Late Breaking Results: An Efficient Learning-based Approach for Performance Exploration on Analog and RF Circuit Synthesis

被引:3
|
作者
Pan, Po-Cheng [1 ]
Huang, Chien-Chia [1 ]
Chen, Hung-Ming [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
关键词
D O I
10.1145/3316781.3322467
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
An efficient synthesis technique for modern analog circuits is important yet challenging due to the repeatedly re-synthesis process. To precisely explore the analog circuit performance limitation on the required technology is time-consuming. This work presents a learning-based framework for searching the limitation of analog circuits. With hierarchical architecture, the dimension of solution space can be reduced. Bayesian linear regression and support vector machine model are selected to speed up the algorithm and better performance quality can be retrieved. Experimental results show that our approach on two analog circuits can achieve up to 9x runtime speed-up without surrendering performance qualities.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] Late Breaking Results: Analog Circuit Generator based on Deep Neural Network enhanced Combinatorial Optimization
    Hakhamaneshi, Kourosh
    Werblun, Nick
    Abbeel, Pieter
    Stojanovic, Vladimir
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [2] Efficient Performance Modeling for Automated CMOS Analog Circuit Synthesis
    Zhao, Zhenxin
    Zhang, Lihong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (11) : 1824 - 1837
  • [3] Efficient Anchor Learning-based Multi-view Clustering - A Late Fusion Approach
    Zhang, Tiejian
    Liu, Xinwang
    Zhu, En
    Zhou, Sihang
    Dong, Zhibin
    PROCEEDINGS OF THE 30TH ACM INTERNATIONAL CONFERENCE ON MULTIMEDIA, MM 2022, 2022, : 3685 - 3693
  • [4] A learning-based approach for efficient visualization construction
    Sun, Yongjian
    Li, Jie
    Chen, Siming
    Andrienko, Gennady
    Andrienko, Natalia
    Zhang, Kang
    VISUAL INFORMATICS, 2022, 6 (01) : 14 - 25
  • [5] An Efficient Asynchronous Batch Bayesian Optimization Approach for Analog Circuit Synthesis
    Zhang, Shuhan
    Yang, Fan
    Zhou, Dian
    Zeng, Xuan
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [6] On-Die Learning-Based Self-Calibration of Analog/RF ICs
    Volanis, Georgios
    Maliuk, Dzmitry
    Lu, Yichuan
    Subramani, Kiruba S.
    Antonopoulos, Angelos
    Makris, Yiorgos
    2016 IEEE 34TH VLSI TEST SYMPOSIUM (VTS), 2016,
  • [7] Robust analog/RF circuit design with projection-based performance modeling
    Li, Xin
    Gopalakrishnan, Padmini
    Xu, Yang
    Pileggi, Lawrence T.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (01) : 2 - 15
  • [8] Deep Learning-Based Performance Testing for Analog Integrated Circuits
    Cao, Jiawei
    Guo, Chongtao
    Wang, Houjun
    Wang, Zhigang
    Li, Hao
    Li, Geoffrey Ye
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024,
  • [9] Reinforcement Learning-based Analog Circuit Optimizer using gm/ID for Sizing
    Choi, Minjeong
    Choi, Youngchang
    Lee, Kyongsu
    Kang, Seokhyeong
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [10] AIDE: An Active Learning-Based Approach for Interactive Data Exploration
    Dimitriadou, Kyriaki
    Papaemmanouil, Olga
    Diao, Yanlei
    IEEE TRANSACTIONS ON KNOWLEDGE AND DATA ENGINEERING, 2016, 28 (11) : 2842 - 2856