Low power multiplier designs based on improved column bypassing schemes

被引:0
|
作者
Hwang, Ying-Tsung [1 ]
Lin, Jin-Fa [2 ]
Sheu, Ming-Hwa [2 ]
Sheu, Chia-Jen [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu, Yunlin, Taiwan
关键词
low power; multiplier; bypassing scheme;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we proposed two novel low power multiplier designs based on improved column bypassing schemes. The power saving comes from bypassing signals along those adder columns in the array multiplier corresponding to zero bits in the multiplicand. Spurious signal switching activities can then be eliminated when bypassing occurs. The proposed designs successfully resolve the adverse DC power consumption problem in previous research due to troublesome tri-state input buffers. Our designs also implement the bypassing logic cleverly via (CMOS)-M-2 circuitry and eliminate the costly (both circuit- and power-wise) multiplexers. The circuit overheads of the proposed designs can be as low as 10% compared with 54% in [7]. Simulations results also indicate previous work may fail to gain any power saving (and actually deteriorate power consumption) when Vdd is higher than 1.6V. Our designs, nonetheless, achieve power saving consistently in different working conditions and the best saving can be as much as 29%.
引用
收藏
页码:594 / +
页数:2
相关论文
共 50 条
  • [21] Low-power multiplier designs using dual supply voltage technique
    Supmonchai, B.
    Chunak, P.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 13 - 16
  • [22] A ROM based Low-Power Multiplier
    Paul, Bipul C.
    Fujita, Shinobu
    Kajima, Masaki
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 69 - +
  • [23] A low-power 2-dimensional bypassing multiplier using 0.35 um CMOS technology
    Wang, Chua-Chin
    Sung, Gang-Neng
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 405 - +
  • [24] Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing
    Kumar, Pankaj
    Sharma, Rajender Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [25] Improved designs of digit-by-digit decimal multiplier
    Ahmed, Syed Ershad
    Varma, Santosh
    Srinivas, M. B.
    INTEGRATION-THE VLSI JOURNAL, 2018, 61 : 150 - 159
  • [26] Scheduling and partitioning schemes for low power designs using multiple supply voltages
    Wang, L
    Jiang, YT
    Selvaraj, H
    JOURNAL OF SUPERCOMPUTING, 2006, 35 (01): : 93 - 113
  • [27] Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages
    Ling Wang
    Yingtao Jiang
    Henry Selvaraj
    The Journal of Supercomputing, 2006, 35 : 93 - 113
  • [28] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [29] A power-aware 2-dimensional bypassing multiplier using cell-based design flow
    Sung, Gang-Neng
    Ciou, Yan-Jhih
    Wang, Chua-Chin
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3338 - 3341
  • [30] Low Power and Improved Speed Montgomery Multiplier using Universal Building Blocks
    Velrajkumar, P.
    Senthilpari, C.
    Francisca, J. Sheela
    Raj, T. Nirmal
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2019, 65 (03) : 477 - 483