Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages

被引:0
|
作者
Ling Wang
Yingtao Jiang
Henry Selvaraj
机构
[1] Harbin Institute of Technology,Department of Computer Science and Technology
[2] University of Nevada,Department of Electrical & Computer Engineering
[3] Las Vegas,undefined
来源
关键词
low power; multiple supply voltages; partitioning; resource constraints; timing constraints; scheduling;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a time-constrained algorithm and a resource-constrained algorithm to minimize the power consumption with resources operating at multiple voltages. The input to both schemes is an unscheduled data flow graph (DFG), and the timing or the resource constraints. In the paper, partitioning is considered with scheduling in the proposed algorithms as multiple voltage design can lead to an increase in interconnection complexity at layout level. That is, in the proposed algorithms power consumption is first reduced by the scheduling step, and then the partitioning step takes over to decrease the interconnection complexity. Both time-constrained and resource-constrained algorithms have time complexity of o(n2), where n is the number of nodes in the DFG. Experiments with a number of DSP benchmarks show that the proposed algorithms achieve the power reduction under timing constraints and resource constraints by an average of 46.5 and 20%, respectively.
引用
收藏
页码:93 / 113
页数:20
相关论文
共 50 条
  • [1] Scheduling and partitioning schemes for low power designs using multiple supply voltages
    Wang, L
    Jiang, YT
    Selvaraj, H
    JOURNAL OF SUPERCOMPUTING, 2006, 35 (01): : 93 - 113
  • [2] Low power scheduling method using multiple supply voltages
    Tsai, Kun-Lin
    Lee, Ju-Yueh
    Ruan, Shanq-Jang
    Lai, Feipei
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5295 - +
  • [3] A scheduling and partitioning scheme for low power circuit operating at multiple voltages
    Wang, L
    Selvaraj, H
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2003, : 144 - 147
  • [4] A SCHEDULING SCHEME WITH DYNAMIC FREQUENCY CLOCKING AND MULTIPLE VOLTAGES FOR LOW POWER DESIGNS
    Wen Dongxin Wang Ling Yang Xiaozong (Department of Computer Science and Technology
    Journal of Electronics(China), 2007, (04) : 572 - 576
  • [5] Synthesis scheme for low power designs with multiple supply voltages by simulated annealing
    Wen, Dong-Xin
    Wang, Ling
    Wang, Wei-Bin
    Chen, Lei
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2005, 37 (SUPPL. 1): : 221 - 224
  • [6] Synthesis scheme for low power designs with multiple supply voltages by heuristic algorithms
    Wang, L
    Jiang, YT
    Selvaraj, H
    ITCC 2004: INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: CODING AND COMPUTING, VOL 2, PROCEEDINGS, 2004, : 826 - 830
  • [7] Synthesis scheme for low power designs with multiple supply voltages by tabu search
    Wang, L
    Jiang, YT
    Selvaraj, H
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 261 - 264
  • [8] A low-power design method using multiple supply voltages
    Igarashi, M
    Usami, K
    Nogami, K
    Minami, F
    Kawasaki, Y
    Aoki, T
    Takano, M
    Mizuno, C
    Ishikawa, T
    Kanazawa, M
    Sonoda, S
    Ichida, M
    Hatanaka, N
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 36 - 41
  • [9] Low power scheduling with resources operating at multiple voltages
    Shiue, WT
    Chakrabarti, C
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A437 - A440
  • [10] Design of low-power domino circuits using multiple supply voltages
    Shieh, SJ
    Wang, JS
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 711 - 714