Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages

被引:0
|
作者
Ling Wang
Yingtao Jiang
Henry Selvaraj
机构
[1] Harbin Institute of Technology,Department of Computer Science and Technology
[2] University of Nevada,Department of Electrical & Computer Engineering
[3] Las Vegas,undefined
来源
关键词
low power; multiple supply voltages; partitioning; resource constraints; timing constraints; scheduling;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a time-constrained algorithm and a resource-constrained algorithm to minimize the power consumption with resources operating at multiple voltages. The input to both schemes is an unscheduled data flow graph (DFG), and the timing or the resource constraints. In the paper, partitioning is considered with scheduling in the proposed algorithms as multiple voltage design can lead to an increase in interconnection complexity at layout level. That is, in the proposed algorithms power consumption is first reduced by the scheduling step, and then the partitioning step takes over to decrease the interconnection complexity. Both time-constrained and resource-constrained algorithms have time complexity of o(n2), where n is the number of nodes in the DFG. Experiments with a number of DSP benchmarks show that the proposed algorithms achieve the power reduction under timing constraints and resource constraints by an average of 46.5 and 20%, respectively.
引用
收藏
页码:93 / 113
页数:20
相关论文
共 50 条
  • [21] Power optimization in data-path scheduling and binding with multiple supply voltages and threshold voltages by simulated annealing
    Huang, JF
    Bian, JN
    Liu, ZP
    Wang, YF
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1370 - 1374
  • [22] Modified force-directed scheduling for peak and average power optimization using multiple supply-voltages
    Allam, A. K.
    Ramanujam, J.
    2006 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2006, : 183 - +
  • [23] Power and Resource Aware Scheduling with Multiple Voltages
    Zhang, Haotan
    Hao, Cong
    Wang, Nan
    Chen, Song
    Yoshimura, Takeshi
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [24] Determining schedules for reducing power consumption using multiple supply voltages
    Chabini, N
    Aboulhamid, EM
    Savaria, Y
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 546 - 552
  • [25] Gate-level voltage scaling for low-power design using multiple supply voltages
    Yeh, C
    Chang, MC
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (06): : 334 - 339
  • [26] Floorplanning Considering IR Drop in Multiple Supply Voltages Island Designs
    Zhou, Qiang
    Shi, Jin
    Liu, Bin
    Cai, Yici
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 638 - 646
  • [27] A provably good approximation optimization using multiple algorithm for power supply voltages
    Liu, Hung-Yi
    Lee, Wan-Ping
    Chang, Yao-Wen
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 887 - +
  • [28] A SURFEIT OF POWER-SUPPLY VOLTAGES PLAGUES DESIGNS OF COMPACT PRODUCTS
    STRASSBERG, D
    EDN, 1994, 39 (10) : 55 - &
  • [29] Evaluation of multiple supply and threshold voltages for low-power FinFET circuit synthesis
    Mishra, Prateek
    Muttreja, Anish
    Jha, Niraj K.
    2008 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2008, : 77 - 84
  • [30] PROGRAMMABLE VOLTAGES FOR EVALUATING MULTIPLE POWER SUPPLY SYSTEMS
    Xie, Steven
    Wei, Karl
    Croke, Claire
    ELECTRONICS WORLD, 2012, 118 (1918): : 32 - 35