Design of low-power domino circuits using multiple supply voltages

被引:0
|
作者
Shieh, SJ [1 ]
Wang, JS [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 62117, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The dynamic logic circuits and especially the well-studied domino CMOS circuits are favorable for implementing the high-speed circuits. In the hope of reducing the power consumption besides achieving high speed, the effectiveness of applying the voltage scaling technique to the cell-based domino circuits is investigated in this work. A modified domino circuit with a contention-alleviated static keeper is proposed to improve the operating speed when the domino circuit is driven by a low-swing signal, A domino cell library and a cell-based design flow invoking the voltage scaling technique and the gate resizing technique have been developed, The experiments have been performed on the ISCAS'85 benchmark circuits, and the results show almost 50% power reduction can be achieved even the operating speed is kept unchanged.
引用
收藏
页码:711 / 714
页数:4
相关论文
共 50 条
  • [1] A low-power design method using multiple supply voltages
    Igarashi, M
    Usami, K
    Nogami, K
    Minami, F
    Kawasaki, Y
    Aoki, T
    Takano, M
    Mizuno, C
    Ishikawa, T
    Kanazawa, M
    Sonoda, S
    Ichida, M
    Hatanaka, N
    [J]. 1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 36 - 41
  • [2] Gate-level voltage scaling for low-power design using multiple supply voltages
    Yeh, C
    Chang, MC
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (06): : 334 - 339
  • [3] Low-Power FinFET Circuit Synthesis Using Multiple Supply and Threshold Voltages
    Mishra, Prateek
    Muttreja, Anish
    Jha, Niraj K.
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (02)
  • [4] Low-power field-programmable VLSI using multiple supply voltages
    Chong, W
    Hariyama, M
    Kameyama, M
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3298 - 3305
  • [5] Evaluation of Interconnect-Complexity-Aware Low-Power VLSI Design Using Multiple Supply and Threshold Voltages
    Waidyasooriya, Hasitha Muthumala
    Hariyama, Masanori
    Kameyama, Michitaka
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3596 - 3606
  • [6] Low-power CRMOS with subvolt supply voltages
    Stan, MR
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 394 - 400
  • [7] Low-Power Multiple-Valued Source-Coupled Logic Circuits Using Dual-Supply Voltages for a Reconfigurable VLSI
    Bai, Xu
    Kameyama, Michitaka
    [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 164 - 169
  • [8] Phase assignment for synthesis of low-power domino circuits
    Patra, P
    Narayanan, U
    Kim, T
    [J]. ELECTRONICS LETTERS, 2001, 37 (13) : 814 - 816
  • [9] Evaluation of multiple supply and threshold voltages for low-power FinFET circuit synthesis
    Mishra, Prateek
    Muttreja, Anish
    Jha, Niraj K.
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2008, : 77 - 84
  • [10] FDSTDL: Low-power technique for FinFET domino circuits
    Garg, Sandeep
    Gupta, Tarun K.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (06) : 917 - 940