Evaluation of Interconnect-Complexity-Aware Low-Power VLSI Design Using Multiple Supply and Threshold Voltages

被引:1
|
作者
Waidyasooriya, Hasitha Muthumala [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Sendai, Miyagi 9808579, Japan
关键词
high-level synthesis; low power; interconnection network; genetic algorithm;
D O I
10.1093/ietfec/e91-a.12.3596
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-level synthesis approach to minimize the total power consumption in behavioral synthesis under time and area constraints. The proposed method has two stages, functional unit (FU) energy optimization and interconnect energy optimization. In the first stage, active and inactive energies of the FUs are optimized using a multiple supply and threshold voltage scheme. Genetic algorithm (GA) based simultaneous assignment of supply and threshold voltages and module selection is proposed. The proposed GA based searching method can be used in large size problems to find a near-optimal solution in a reasonable time. In the second stage, interconnects are simplified by increasing their sharing. This is done by exploiting similar data transfer patterns among FUs. The proposed method is evaluated for several benchmarks under 90 nm CMOS technology. The experimental results show that more than 40% of energy savings can be achieved by our proposed method.
引用
收藏
页码:3596 / 3606
页数:11
相关论文
共 50 条
  • [1] Low-power field-programmable VLSI using multiple supply voltages
    Chong, W
    Hariyama, M
    Kameyama, M
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3298 - 3305
  • [2] A low-power design method using multiple supply voltages
    Igarashi, M
    Usami, K
    Nogami, K
    Minami, F
    Kawasaki, Y
    Aoki, T
    Takano, M
    Mizuno, C
    Ishikawa, T
    Kanazawa, M
    Sonoda, S
    Ichida, M
    Hatanaka, N
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 36 - 41
  • [3] Evaluation of multiple supply and threshold voltages for low-power FinFET circuit synthesis
    Mishra, Prateek
    Muttreja, Anish
    Jha, Niraj K.
    2008 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2008, : 77 - 84
  • [4] Low-Power FinFET Circuit Synthesis Using Multiple Supply and Threshold Voltages
    Mishra, Prateek
    Muttreja, Anish
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (02)
  • [5] Design of low-power domino circuits using multiple supply voltages
    Shieh, SJ
    Wang, JS
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 711 - 714
  • [6] TRADING SPEED FOR LOW-POWER BY CHOICE OF SUPPLY AND THRESHOLD VOLTAGES
    LIU, D
    SVENSSON, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (01) : 10 - 17
  • [7] Gate-level voltage scaling for low-power design using multiple supply voltages
    Yeh, C
    Chang, MC
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (06): : 334 - 339
  • [8] GA-based assignment of supply and threshold voltages and interconnection simplification for low power VLSI design
    Muthumala, Waidyasooriya Hasitha
    Hariyama, Masanori
    Kameyama, Michitaka
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1264 - +
  • [9] Design Solutions for a Low-Power SoC Platform Using Near-Threshold Voltages
    Kutila, Mika
    Ylitolva, Marko
    Eriksson, Jonas
    2014 NORCHIP, 2014,
  • [10] Low-Power Multiple-Valued Source-Coupled Logic Circuits Using Dual-Supply Voltages for a Reconfigurable VLSI
    Bai, Xu
    Kameyama, Michitaka
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 164 - 169