Phase assignment for synthesis of low-power domino circuits

被引:2
|
作者
Patra, P [1 ]
Narayanan, U
Kim, T
机构
[1] Intel Corp, Strateg Cad Labs, Santa Clara, CA 95051 USA
[2] Intel Corp, Design Technol, Santa Clara, CA 95051 USA
[3] Korea Adv Inst Sci & Technol, Dept EECS & AITrc, Yusong Gu, Taejon 305701, South Korea
关键词
Application specific integrated circuits - Circuit theory - Electric losses - Electric network analysis - Electric power utilization - Gates (transistor);
D O I
10.1049/el:20010557
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance circuit techniques such as domino logic have migrated From the microprocessor world into more mainstream ASIC designs but domino logic conies at a heavy cost in terms of total power dissipation. A set of results related to automated phase assignment for the synthesis of low-power domino circuits is presented: (1) it is demonstrated that the choice of phase assignment at the primary outputs of a circuit can significantly impact power dissipation in the domino block, and (2) a method to determine a phase assignment that minimises power consumption in the final circuit implementation on is proposed. Preliminary experimental results on a mixture of public domain benchmarks and real industry circuits show potential power savings as high as 34% over the minimum area realisation of the logic. Furthermore, the low-power synthesised circuits still meet timing constraints
引用
下载
收藏
页码:814 / 816
页数:3
相关论文
共 50 条
  • [1] FDSTDL: Low-power technique for FinFET domino circuits
    Garg, Sandeep
    Gupta, Tarun K.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (06) : 917 - 940
  • [2] INDIDO: A novel low-power approach for domino logic circuits
    Mushtaq, Umayia
    Akram, Md Waseem
    Prasad, Dinesh
    Islam, Aminul
    PHYSICA SCRIPTA, 2024, 99 (07)
  • [3] SCDNDTDL: a technique for designing low-power domino circuits in FinFET technology
    Sandeep Garg
    Tarun K. Gupta
    Journal of Computational Electronics, 2020, 19 : 1249 - 1267
  • [4] A Low-Power Management Technique for High-Performance Domino Circuits
    Tsai, Yu-Tzu
    Tsai, Cheng-Chih
    Chien, Cheng-An
    Cheng, Ching-Hwa
    Guo, Jiun-In
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [5] SCDNDTDL: a technique for designing low-power domino circuits in FinFET technology
    Garg, Sandeep
    Gupta, Tarun K.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 1249 - 1267
  • [6] Low-power Dual Vth Pseudo dual Vdd domino circuits
    Dhillon, YS
    Diril, AU
    Chatterjee, A
    Singh, AD
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 273 - 277
  • [7] Design of low-power domino circuits using multiple supply voltages
    Shieh, SJ
    Wang, JS
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 711 - 714
  • [8] Synthesis of low-power asynchronous circuits in a specified environment
    Nowick, SM
    Theobald, M
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 92 - 95
  • [9] A LOW-POWER VDD-MANAGEMENT TECHNIQUE FOR HIGH-SPEED DOMINO CIRCUITS
    Tsai, Yu-Tzu
    Huang, Hsiang-Hui
    Hsu, Sheng-Wei
    Cheng, Ching-Hwa
    Guo, Jiun-In
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 394 - 397
  • [10] A Low-Power Dual Threshold Voltage-Voltage Scaling Technique for Domino Logic Circuits
    Arun, P.
    Ramasamy, S.
    2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION & NETWORKING TECHNOLOGIES (ICCCNT), 2012,