Phase assignment for synthesis of low-power domino circuits

被引:2
|
作者
Patra, P [1 ]
Narayanan, U
Kim, T
机构
[1] Intel Corp, Strateg Cad Labs, Santa Clara, CA 95051 USA
[2] Intel Corp, Design Technol, Santa Clara, CA 95051 USA
[3] Korea Adv Inst Sci & Technol, Dept EECS & AITrc, Yusong Gu, Taejon 305701, South Korea
关键词
Application specific integrated circuits - Circuit theory - Electric losses - Electric network analysis - Electric power utilization - Gates (transistor);
D O I
10.1049/el:20010557
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance circuit techniques such as domino logic have migrated From the microprocessor world into more mainstream ASIC designs but domino logic conies at a heavy cost in terms of total power dissipation. A set of results related to automated phase assignment for the synthesis of low-power domino circuits is presented: (1) it is demonstrated that the choice of phase assignment at the primary outputs of a circuit can significantly impact power dissipation in the domino block, and (2) a method to determine a phase assignment that minimises power consumption in the final circuit implementation on is proposed. Preliminary experimental results on a mixture of public domain benchmarks and real industry circuits show potential power savings as high as 34% over the minimum area realisation of the logic. Furthermore, the low-power synthesised circuits still meet timing constraints
引用
收藏
页码:814 / 816
页数:3
相关论文
共 50 条
  • [41] Low-power interface circuits between adiabatic and standard CMOS circuits
    Hu, Jianping
    Zhou, Dong
    Wang, Ling
    Dong, Huiying
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 105 - 115
  • [42] Low-power interface circuits between adiabatic and standard CMOS circuits
    Jianping Hu
    Dong Zhou
    Ling Wang
    Huiying Dong
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 105 - 115
  • [43] FSM state assignment methods for low-power design
    Salauyou, Valery
    Grzes, Tomasz
    6TH INTERNATIONAL CONFERENCE ON COMPUTER INFORMATION SYSTEMS AND INDUSTRIAL MANAGEMENT APPLICATIONS, PROCEEDINGS, 2007, : 345 - +
  • [44] Low-power adiabatic sequential circuits using two-phase power-clock supply
    Wu, YB
    Dong, HY
    Yi, W
    Hu, JP
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 235 - 238
  • [45] High-level synthesis of low-power control-flow intensive circuits
    Khouri, KS
    Lakshminarayana, G
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (12) : 1715 - 1729
  • [46] Low-power circuits and technology for wireless digital systems
    Kosonocky, S.V. (stevekos@us.ibm.com), 1600, IBM Corporation (47): : 2 - 3
  • [47] Bus architecture for low-power VLSI digital circuits
    Cardarilli, GC
    Salmeri, M
    Salsano, A
    Simonelli, O
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 21 - 24
  • [48] Designing asynchronous standby circuits for a low-power pager
    Kessels, J
    Marston, P
    PROCEEDINGS OF THE IEEE, 1999, 87 (02) : 257 - 267
  • [49] A low-power multiplier using adiabatic CPL circuits
    Wang, Ling
    Hu, Jianping
    Dai, Jing
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 21 - 24
  • [50] Designing asynchronous standby circuits for a low-power pager
    Kessels, J
    Marston, P
    THIRD INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 1997, : 268 - 278