Low power multiplier designs based on improved column bypassing schemes

被引:0
|
作者
Hwang, Ying-Tsung [1 ]
Lin, Jin-Fa [2 ]
Sheu, Ming-Hwa [2 ]
Sheu, Chia-Jen [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu, Yunlin, Taiwan
关键词
low power; multiplier; bypassing scheme;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we proposed two novel low power multiplier designs based on improved column bypassing schemes. The power saving comes from bypassing signals along those adder columns in the array multiplier corresponding to zero bits in the multiplicand. Spurious signal switching activities can then be eliminated when bypassing occurs. The proposed designs successfully resolve the adverse DC power consumption problem in previous research due to troublesome tri-state input buffers. Our designs also implement the bypassing logic cleverly via (CMOS)-M-2 circuitry and eliminate the costly (both circuit- and power-wise) multiplexers. The circuit overheads of the proposed designs can be as low as 10% compared with 54% in [7]. Simulations results also indicate previous work may fail to gain any power saving (and actually deteriorate power consumption) when Vdd is higher than 1.6V. Our designs, nonetheless, achieve power saving consistently in different working conditions and the best saving can be as much as 29%.
引用
收藏
页码:594 / +
页数:2
相关论文
共 50 条
  • [31] A digitally controlled low-power clock multiplier for globally asynchronous locally synchronous designs
    Olsson, T
    Nilsson, P
    Meincke, T
    Hemani, A
    Torkelson, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 13 - 16
  • [32] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532
  • [33] Comments on "Improved designs of digit-by-digit decimal multiplier"
    Valinataj, Mojtaba
    Amiri, Zahra Yazdanian
    INTEGRATION-THE VLSI JOURNAL, 2021, 76 : 135 - 138
  • [34] A Design and Investigation Inexact Compressor Based on Low Power Multiplier
    Nagar, Sheetal
    Saxena, Shanky
    Patel, Govind Singh
    SeemaNayak
    Kumar, Abhishek
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (17)
  • [35] Low power Wallace multiplier design based on wide counters
    Abed, Sa'ed
    Mohd, Bassam Jamil
    Al-bayati, Zaid
    Alouneh, Sahel
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (11) : 1175 - 1185
  • [36] Low Power Latch-adder Based Multiplier Design
    Lin, Jin-Fa
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 806 - 814
  • [37] A fast and low power multiplier architecture
    AbuShama, E
    Maaz, MB
    Bayoumi, MA
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 53 - 56
  • [38] The design of a low power asynchronous multiplier
    Liu, YJ
    Furber, S
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 301 - 306
  • [39] Design of Low Power Parallel Multiplier
    Badghare, Rahul M.
    Mangal, Sanjiv Kumar
    Deshmukh, Raghavendra B.
    Patrikar, Rajendra M.
    JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (01) : 31 - 39
  • [40] Design and Implementation of Low power Mitchell Algorithm based Logarithmic Multiplier
    Ranjitha, H., V
    Pooja, K. S.
    Aradhya, H. V. Ravish
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1402 - 1406