A Design and Investigation Inexact Compressor Based on Low Power Multiplier

被引:0
|
作者
Nagar, Sheetal [1 ]
Saxena, Shanky [1 ]
Patel, Govind Singh [2 ]
SeemaNayak [3 ]
Kumar, Abhishek [1 ]
机构
[1] Lovely Profess Univ, Dept Elect & Commun, Jalandhar 144411, India
[2] Sharad Inst Technol Coll Engn, Dept Elect & Comp, Ichalkaranji 416121, Maharashtra, India
[3] IIMT Coll Engn Greater Noida, Dept Elect & Commun, Noida, India
关键词
Approximate computing; low power; approximate compressor multiplier; image processing; delay; area; APPROXIMATE; 4-2; COMPRESSORS;
D O I
10.1142/S0218126623502985
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To achieve low power consumption and high performance, an approximate multiplier is a commonly used operation. A new approximate computation method has been used for Error Tolerant Image Processing applications. This operation is popular in error tolerance applications. Inexact computing is applied to error-tolerant digital signal processing applications where error can be tolerated. Multiplier is the basic unit of arithmetic logic unit of any computer computational unit. In this paper, a new approximate compressor computation method is proposed for error-tolerant image processing applications. An approximate compressor has been designed for better output power with an improved figure of merit. A comparison of the proposed compressor with the previous 4:2 compressor design has been investigated and a reduction in area, delay and power consumption has been achieved. A similar algorithm has been applied to 8-bit multiplier applications which have considerable error performance. With the newly designed multiplier using a compressor, the simulation results compared the best power utilization. The results of designing the multiplier indicate that the proposed design of a multiplier using an approximate compressor achieves a reduction in power by 129mw.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] Design of Precise Multiplier Using Inexact Compressor for Digital Signal Processing
    Shanmugam N.
    Natarajan V.K.
    Sundaram K.
    Natarajan S.
    Computer Systems Science and Engineering, 2021, 42 (02): : 619 - 638
  • [2] Design of Precise Multiplier Using Inexact Compressor for Digital Signal Processing
    Shanmugam, Nagarajan
    Natarajan, Vijeyakumar Krishnasamy
    Sundaram, Kalaiselvi
    Natarajan, Saravanakumar
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 2022, 42 (02): : 619 - 638
  • [3] Design of Low Power Inexact 4: 2 Compressor using Approximate Adder
    Sonwane, Pawan
    Malathi, P.
    Sharma, Manish
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [4] Design and Analysis of Low Power Approximate Multiplier Using Novel Compressor
    Thakur G.
    Sohal H.
    Jain S.
    SN Computer Science, 5 (5)
  • [5] Low-Power and High-Speed Approximate Multiplier Design with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 89 - 96
  • [6] Design and Implementation of Low power FinFET based Compressor
    Nagaraju, V. Siva
    Babu, P. Ashok
    Sadgurbabu, B.
    Vallabhuni, Rajeev Ratna
    ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 532 - 536
  • [7] Low-Power Encoder and Compressor Design for Approximate Radix-8 Booth Multiplier
    Kim, Jiwoo
    Park, Gunho
    Lee, Youngjoo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [8] All pass transformation based variable digital filter design using low power approximate floating point adder and low power compressor based approximate multiplier
    Thilagavathi, P.
    Kumar, S. Senthil
    Gowthami, D.
    Sridevi, A.
    INTEGRATION-THE VLSI JOURNAL, 2025, 102
  • [9] Low power Wallace multiplier design based on wide counters
    Abed, Sa'ed
    Mohd, Bassam Jamil
    Al-bayati, Zaid
    Alouneh, Sahel
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (11) : 1175 - 1185
  • [10] Low Power Latch-adder Based Multiplier Design
    Lin, Jin-Fa
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 806 - 814