共 50 条
- [31] A Low-Power Approximate Multiplier with Sign-Focus Compressor and Error Compensation 2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 226 - 230
- [35] Low-power design and application based on CSD optimization for a fixed coefficient multiplier Science China Information Sciences, 2011, 54 : 2443 - 2453
- [36] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533
- [37] Low-power Less-Area Bypassing-Based Multiplier Design PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 522 - 526
- [38] A Fast Pruning Technique for Low-Power Inexact Circuit Design 2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
- [39] Design and Implementation of Low Power and High Performance Vedic Multiplier 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 601 - 605
- [40] Design of Low Power Multiplier Using Reversible Logic Gate 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,