A simplified architecture for modulo (2n+1) multiplication

被引:0
|
作者
Ma, YT [1 ]
机构
[1] Chinese Acad Sci, Comp Technol Inst, Ctr High Performance Comp, Beijing 100080, Peoples R China
关键词
convolution; Fermat number transform; RNS arithmetic; modulo (2(n)+1) multiplication; Booth's algorithm; Wallace tree; carry save adder; CSA array; carry lookahead adder;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The module (2(n) + 1) multiplication is widely used in the computation of convolutions and in RNS arithmetic and, thus, it is important to reduce the calculation delay. This paper presents a concept of a module (2(n) + 1) carry save adder (MCSA) and uses two MCSAs to perform the residue reduction. We also apply Booth's algorithm to the module (2(n) + 1) multiplication scheme in order to reduce the number of partial products. With these techniques, the new architecture reduces the multiplier's calculation delay and is suitable for VLSI implementation for moderate and large n (n greater than or equal to 16).
引用
收藏
页码:333 / 337
页数:5
相关论文
共 50 条
  • [1] Simplified architecture for modulo (2n+1) multiplication
    Chinese Acad of Sciences, Beijing, China
    IEEE Trans Comput, 3 (333-337):
  • [2] Algorithm for modulo (2n+1) multiplication
    Sousa, LA
    ELECTRONICS LETTERS, 2003, 39 (09) : 752 - 754
  • [3] Regular time-efficient VLSI architecture for multiplication modulo 2n+1
    Zhou, Haohua
    Li, Zhiyong
    Xie, Wenlu
    Zhang, Qianling
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2000, 21 (10): : 1032 - 1037
  • [4] Modulo 2n+1 Addition and Multiplication for Redundant Operands
    Tsoumanis, Kostas
    Efstathiou, Constantinos
    Pekmestzi, Kiamal
    2014 9TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2014, : 205 - 210
  • [5] On the modulo 2n+1 multiplication for diminished-1 operands
    Efstathiou, C.
    Voyiatzis, I.
    Sklavos, N.
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 228 - +
  • [6] An efficient tree architecture for modulo 2(n)+1 multiplication
    Wang, ZD
    Jullien, GA
    Miller, WC
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 14 (03): : 241 - 248
  • [7] Novel modulo 2n+1 multipliers
    Vergos, H. T.
    Efstathiou, C.
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 168 - +
  • [8] NOVEL MODULO 2n+1 SUBTRACTORS
    Vassalos, E.
    Bakalis, D.
    Vergos, H. T.
    2009 16TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 597 - +
  • [9] Efficient Modulo 2n+1 Multipliers
    Chen, Jian Wen
    Yao, Ruo He
    Wu, Wei Jing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (12) : 2149 - 2157
  • [10] Design and implementation of reconfigurable modulo (2n+1) multiplication IP core using FPGAs
    Liu, Yuanfeng
    Meng, Qiang
    Dai, Zibin
    Liu, Jianguo
    2006 1ST INTERNATIONAL SYMPOSIUM ON PERVASIVE COMPUTING AND APPLICATIONS, PROCEEDINGS, 2006, : 539 - +