Characterizing metastability and jitter in CMOS latch/flip-flop used as a digital mixer

被引:0
|
作者
Shankar, I [1 ]
Morris, SA [1 ]
Hutchens, CG [1 ]
机构
[1] Oklahoma State Univ, Sch Elect & Comp Sci Engn, Stillwater, OK 74078 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel low power silicon-on-insulator (SOI) CMOS digital mixer circuit that is small, fully integrable and easily implemented is presented. This circuit is for use in a microbalance counter circuit (MBC) that operates at temperatures up to 180 degrees Celsius for petroleum industry well logging applications and has a measurement acquisition time of 2.4 seconds and a frequency resolution of 59 nHz when measuring 7 MHz signals. The digital mixer circuit eliminates the need for an analog mixer and bulky, temperature sensitive low pass filter components. This paper will focus on modeling and analysis of the metastable behavior and measurement inaccuracy caused by input phase jitter of the digital mixer. There is a risk of miscount due to jitter in the input signals. This paper will explain how to model this risk and generate design parameters given the user's criteria for maximum risk of count errors.
引用
收藏
页码:560 / 563
页数:4
相关论文
共 50 条
  • [1] Metastability of CMOS latch/flip-flop
    Kim, Lee-Sup, 1600, (25):
  • [2] METASTABILITY OF CMOS LATCH FLIP-FLOP
    KIM, LS
    DUTTON, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 942 - 951
  • [3] METASTABILITY OF CMOS LATCH FLIP-FLOP
    KIM, LS
    CLINE, R
    DUTTON, R
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 781 - 784
  • [4] METASTABILITY OF CMOS LATCH FLIP-FLOP - REPLY
    DUTTON, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) : 131 - 132
  • [5] METASTABILITY OF CMOS LATCH/FLIP-FLOP - COMMENT
    ROSENBERGER, FU
    MOLNAR, CE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) : 128 - 130
  • [6] Analysis of Metastability Performance in Digital Circuits on Flip-Flop
    Thakur, Manisha
    Gaur, Puran
    Soni, Braj Bihari
    Yadav, Prashant
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 265 - 269
  • [7] CMOS edge-triggered flip-flop using one latch
    Wu, X
    Wei, J
    ELECTRONICS LETTERS, 1998, 34 (16) : 1581 - 1582
  • [8] Characterization of a flip-flop metastability measurement method
    Cantoni, Antonio
    Walker, Jacqueline
    Tomlin, Toby-Daniel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1032 - 1040
  • [9] Hybrid Latch Flip-Flop with improved power efficiency
    Nedovic, N
    Oklobdzija, VG
    13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, : 211 - 215
  • [10] Burst error generator using flip-flop metastability
    Kulkarni, G
    Naware, V
    Govindarajan, M
    ELECTRONICS LETTERS, 1999, 35 (02) : 108 - 109