Characterizing metastability and jitter in CMOS latch/flip-flop used as a digital mixer

被引:0
|
作者
Shankar, I [1 ]
Morris, SA [1 ]
Hutchens, CG [1 ]
机构
[1] Oklahoma State Univ, Sch Elect & Comp Sci Engn, Stillwater, OK 74078 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel low power silicon-on-insulator (SOI) CMOS digital mixer circuit that is small, fully integrable and easily implemented is presented. This circuit is for use in a microbalance counter circuit (MBC) that operates at temperatures up to 180 degrees Celsius for petroleum industry well logging applications and has a measurement acquisition time of 2.4 seconds and a frequency resolution of 59 nHz when measuring 7 MHz signals. The digital mixer circuit eliminates the need for an analog mixer and bulky, temperature sensitive low pass filter components. This paper will focus on modeling and analysis of the metastable behavior and measurement inaccuracy caused by input phase jitter of the digital mixer. There is a risk of miscount due to jitter in the input signals. This paper will explain how to model this risk and generate design parameters given the user's criteria for maximum risk of count errors.
引用
收藏
页码:560 / 563
页数:4
相关论文
共 50 条
  • [41] High-performance quaternary latch and D-Type flip-flop with selective outputs
    Safipoor, Fatemeh
    Mirzaee, Reza Faghih
    Zare, Mahdi
    MICROELECTRONICS JOURNAL, 2021, 113
  • [42] PCRAM Flip-Flop Circuits with Sequential Sleep-in Control Scheme and Selective Write Latch
    Choi, Jun-Myung
    Jung, Chul-Moon
    Min, Kyeong-Sik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (01) : 58 - 64
  • [43] A low-power and high-speed D flip-flop using a single latch
    Chang, RC
    Hsu, LC
    Sun, MC
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (01) : 51 - 55
  • [44] Metastability immune and area efficient error masking flip-flop for timing error resilient designs
    Sannena, Govinda
    Das, Bishnu Prasad
    INTEGRATION-THE VLSI JOURNAL, 2018, 61 : 101 - 113
  • [45] High-performance quaternary latch and D-Type flip-flop with selective outputs
    Safipoor, Fatemeh
    Faghih Mirzaee, Reza
    Zare, Mahdi
    Microelectronics Journal, 2021, 113
  • [46] Design of CMOS based D Flip-Flop with Different Low Power Techniques
    Bhardwaj, Aman
    Chauhan, Vedang
    Kumar, Manoj
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 834 - 839
  • [47] Differential CMOS edge-triggered flip-flop with clock-gating
    Xia, Y
    Almaini, AEA
    ELECTRONICS LETTERS, 2002, 38 (01) : 9 - 11
  • [48] Low Standby Power CMOS Delay Flip-Flop with Data Retention Capability
    Kobayashi, Nobuaki
    Enomoto, Tadayoshi
    24TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2019), 2019, : 21 - 22
  • [49] Design and experimental results of a cmos flip-flop featuring embedded threshold logic
    Padure, M
    Cotofana, S
    Vassiliadis, S
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 253 - 256
  • [50] Multi-valued flip-flop with neuron-CMOS NMIN circuits
    Inaba, M
    Tanno, K
    Ishizuka, O
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 282 - 288