Characterizing metastability and jitter in CMOS latch/flip-flop used as a digital mixer

被引:0
|
作者
Shankar, I [1 ]
Morris, SA [1 ]
Hutchens, CG [1 ]
机构
[1] Oklahoma State Univ, Sch Elect & Comp Sci Engn, Stillwater, OK 74078 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel low power silicon-on-insulator (SOI) CMOS digital mixer circuit that is small, fully integrable and easily implemented is presented. This circuit is for use in a microbalance counter circuit (MBC) that operates at temperatures up to 180 degrees Celsius for petroleum industry well logging applications and has a measurement acquisition time of 2.4 seconds and a frequency resolution of 59 nHz when measuring 7 MHz signals. The digital mixer circuit eliminates the need for an analog mixer and bulky, temperature sensitive low pass filter components. This paper will focus on modeling and analysis of the metastable behavior and measurement inaccuracy caused by input phase jitter of the digital mixer. There is a risk of miscount due to jitter in the input signals. This paper will explain how to model this risk and generate design parameters given the user's criteria for maximum risk of count errors.
引用
收藏
页码:560 / 563
页数:4
相关论文
共 50 条
  • [31] A Highly Reliable SEU Hardened Latch and High Performance SEU Hardened Flip-Flop
    Islam, Riadul
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 347 - 352
  • [32] Metastability Mitigation and Error Masking of High-Speed Flip-Flop<bold> </bold>
    Kumari, Reshmi
    Pandey, Sneha
    Swarnima
    Choudhary, Surya Deo
    MICRO-ELECTRONICS AND TELECOMMUNICATION ENGINEERING, ICMETE 2021, 2022, 373 : 533 - 539
  • [33] A single latch, high speed double-edge triggered flip-flop (DETFF)
    Johnson, TA
    Kourtev, IS
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 189 - 192
  • [34] Design of Q-IDEN D Flip-Flop Using RS-latch
    Shim, Sangmi
    Na, Gisoo
    Park, Seungwoo
    Hong, Seunghong
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2006, 6 (9A): : 196 - 201
  • [35] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188
  • [36] A Layout Generator of Latch, Flip-Flop, and Shift Register for High-Speed Links
    Choi, Junung
    Cho, Jaeik
    Choi, Won Joon
    Lee, Myungguk
    Kim, Byungsub
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 19 - 20
  • [37] Selective Flip-Flop Optimization for Reliable Digital Circuit Design
    Golanbari, Mohammad Saber
    Kiamehr, Saman
    Ebrahimi, Mojtaba
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (07) : 1484 - 1497
  • [38] A Low-Power CMOS Flip-Flop for High Performance Processors
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [39] Low Power SR-Latch Based Flip-Flop Design Using 21 Transistors
    Lin, Jin-Fa
    Tsai, Ming-Yan
    Li, Kun-Sheng
    Jiang, Yun-Rong
    Cheng, Yu-Shiang
    JOURNAL OF LOW POWER ELECTRONICS, 2016, 12 (02) : 112 - 116
  • [40] Saving Power by Converting Flip-Flop to 3-Phase Latch-Based Designs
    Cheng, Huimei
    Li, Xi
    Gu, Yichen
    Beerel, Peter A.
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 574 - 579