A low jitter triple-band digital LC PLL in 130nm CMOS

被引:5
|
作者
Da Dalt, N [1 ]
Thaller, E [1 ]
Gregorius, P [1 ]
Gazsi, L [1 ]
机构
[1] Infineon Technol Austria AG, Villach, Austria
关键词
D O I
10.1109/ESSCIR.2004.1356695
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated digital LC PLL for low jitter frequency synthesis in a standard digital 130nm CMOS technology is presented. The PLL features a fully digital core and a digitally controlled LC oscillator. It supports triple-band operation in multi-GHz range (2.1GHz, 3.3GHz and 4.4GHz) with a single programmable coil, resulting in a die area as small as 0.24mm(2). While consuming 16mA of current, the PLL achieves an outstanding long-term jitter of 640fs, which compares with the most advanced analog PLLs. Its digital nature makes it easily implementable in the main stream digital CMOS technologies, robust against noise and thus ideal for application as low jitter clock multiplying unit in digital intensive systems on chip (SoCs).
引用
收藏
页码:371 / 374
页数:4
相关论文
共 50 条
  • [31] Low Power High-Speed Current Comparator Using 130nm CMOS Technology
    Badal, Md Torikul Islam
    Bin Mashuri, Mujahidun
    Reaz, Mamun Bin Ibne
    Kamal, Noorfazila
    Hashim, Fazida Hanim
    [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 72 - 76
  • [32] Ultra-Low-Voltage Driver for Large Load Capacitance in 130nm CMOS Technology
    Sovcik, Michal
    Kovac, Martin
    Arbet, Daniel
    Stopjakova, Viera
    [J]. 2017 20TH IEEE INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUIT & SYSTEMS (DDECS), 2017, : 127 - 132
  • [33] An integrated CMOS PLL for low-jitter applications
    Herzel, F
    Fischer, G
    Gustat, H
    Weger, P
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2002, 49 (06): : 427 - 429
  • [34] An ultra low power 130nm CMOS direct conversion transceiver for IEEE802.15.4
    Bernier, C.
    Hameau, F.
    Billiot, G.
    de Foucauld, E.
    Robinet, S.
    Durupt, J.
    Dehmas, F.
    Mercier, E.
    Vincent, P.
    Ouvry, L.
    Lattard, D.
    Gary, M.
    Bour, C.
    Prouvee, J.
    Dumas, S.
    [J]. 2008 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, VOLS 1 AND 2, 2008, : 243 - 246
  • [35] An ultra-low power configurable IR-UWB transmitter in 130nm CMOS
    Batur, Okan Zafer
    Dundar, Gunhan
    Koca, Mutlu
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (03) : 555 - 563
  • [36] A 130nm CMOS low power receiver dedicated to Software Defined Radio (SDR) applications
    Bousseaud, P.
    Novakov, E.
    Fournier, J. M.
    [J]. 2013 USNC-URSI RADIO SCIENCE MEETING (JOINT WITH AP-S SYMPOSIUM), 2013, : 173 - 173
  • [37] Low Voltage Class-E Power Amplifiers for DECT and Bluetooth in 130nm CMOS
    Fritzin, Jonas
    Alvandpour, Atila
    [J]. 2009 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUTS IN RF SYSTEMS, DIGEST OF PAPERS, 2009, : 57 - 60
  • [38] Ultra Low Power Detection Circuits in 130nm CMOS for a Wireless UWB Localization System
    De Roover, Christophe
    Steyaert, Michiel
    [J]. 2009 PROCEEDINGS OF ESSCIRC, 2009, : 257 - 260
  • [39] 12.2 GHz All-digital PLL with Pattern Memorizing Cells for Low Power/low Jitter using 65 nm CMOS Process
    Lee, Sanggeun
    Oh, Taehyoun
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (02) : 152 - 156
  • [40] A CONCURRENT TRIPLE-BAND CMOS LOW NOISE AMPLIFIER FOR FOURTH GENERATION APPLICATIONS
    Jang, Yohan
    Choi, Jaehoon
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2011, 53 (02) : 415 - 418