A low jitter triple-band digital LC PLL in 130nm CMOS

被引:5
|
作者
Da Dalt, N [1 ]
Thaller, E [1 ]
Gregorius, P [1 ]
Gazsi, L [1 ]
机构
[1] Infineon Technol Austria AG, Villach, Austria
关键词
D O I
10.1109/ESSCIR.2004.1356695
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated digital LC PLL for low jitter frequency synthesis in a standard digital 130nm CMOS technology is presented. The PLL features a fully digital core and a digitally controlled LC oscillator. It supports triple-band operation in multi-GHz range (2.1GHz, 3.3GHz and 4.4GHz) with a single programmable coil, resulting in a die area as small as 0.24mm(2). While consuming 16mA of current, the PLL achieves an outstanding long-term jitter of 640fs, which compares with the most advanced analog PLLs. Its digital nature makes it easily implementable in the main stream digital CMOS technologies, robust against noise and thus ideal for application as low jitter clock multiplying unit in digital intensive systems on chip (SoCs).
引用
收藏
页码:371 / 374
页数:4
相关论文
共 50 条
  • [41] Design of a fully integrated concurrent triple-band CMOS low noise amplifier
    Jou, CF
    Cheng, KH
    Lu, ET
    Wang, Y
    [J]. PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1239 - 1242
  • [42] 130nm Low Power Asynchronous AES Core
    El-meligy, Nada
    Amin, Moustafa
    Yahya, Eslam
    Ismail, Yehea
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2174 - 2177
  • [43] 1.56 GHz on-chip resonant clocking in 130nm CMOS
    Hansson, Martin
    Mesgarzadeh, Behzad
    Alvandpour, Atila
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 241 - 244
  • [44] A 10GHz reconfigurable UWB LNA in 130nm CMOS
    Amiri, Parviz
    Gharace, Hossein
    Nabavi, Abdolreza
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 751 - +
  • [45] Development and Verification of A Small CMOS Digital Standard Cell Library Based on SMIC 130nm Process
    Wang, Yiwen
    Su, Hang
    Wang, Mingjiang
    Huang, Jipan
    Chen, Hao
    [J]. PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON MECHATRONICS, MATERIALS, CHEMISTRY AND COMPUTER ENGINEERING 2015 (ICMMCCE 2015), 2015, 39 : 296 - 302
  • [46] A Cartesian Feedback-feedforward Transmitter IC in 130nm CMOS
    Ock, Sungmin
    Song, Hyejeong
    Gharpurey, Ranjit
    [J]. 2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [47] Miniaturized broadband monopole antenna in 130nm CMOS with gain improvement
    Wu, Lei
    Huang, Jiawei
    Sun, Bing
    Chang, Hudong
    Huang, Sen
    Liu, Honggang
    [J]. IEICE ELECTRONICS EXPRESS, 2022, 19 (08): : 20220076
  • [48] A Single Photon Detector Implemented in a 130nm CMOS Imaging Process
    Gersbach, Marek
    Niclass, Cristiano
    Charbon, Edoardo
    Richardson, Justin
    Henderson, Robert
    Grant, Lindsay
    [J]. ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 270 - +
  • [49] Design of Passive UHF RFID Tag in 130nm CMOS Technology
    Hong, Yang
    Chan, Chi Fat
    Guo, Jianping
    Ng, Yuen Sum
    Shi, Weiwei
    Leung, Lai Kan
    Leung, Ka Nang
    Choy, Chiu Sing
    Pun, Kong Pang
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1371 - 1374
  • [50] Statistical characterization of hold time violations in 130nm CMOS technology
    Neuberger, Gustavo
    Kastensmidt, Femanda
    Reis, Ricardo
    Wirth, Gilson
    Brederlow, Ralf
    Pacha, Christian
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 114 - +