Exploiting Clock Skew Scheduling for FPGA

被引:0
|
作者
Bae, Sungmin [1 ]
Mangalagiri, Prasanth [1 ]
Vijaykrishnan, N. [1 ]
机构
[1] Penn State Univ, CSE Dept, University Pk, PA 16801 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock skew scheduling (CSS) is an effective technique to optimize clock period of sequential designs. However, these techniques are not effective in the presence of certain design structural constraints that limit the CSS. In this paper, we present an analysis of several design structural constraints that affect the CSS and propose techniques to resolve these constraints. Furthermore, we propose a CSS FPGA architecture and a novel clock-period optimization (CPO) flow that tackles some of these constraints by exploiting the re-configurability of FPGAs. Experimental results demonstrate that the proposed FPGA architecture with the CPO flow achieved an average performance improvement of 24.4% which was an average performance improvement of 10.7% over the CPO flow without considering the constraints.
引用
收藏
页码:1524 / 1529
页数:6
相关论文
共 50 条
  • [21] STATISTICAL TIMING ANALYSIS OF THE CLOCK PERIOD IMPROVEMENT THROUGH CLOCK SKEW SCHEDULING
    Kurtas, Shannon M.
    Taskin, Baris
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (05) : 881 - 898
  • [22] Register Relocation to Optimize Clock Network for Multi-Domain Clock Skew Scheduling
    Yang, Liang
    Fan, Baoxia
    Cong, Ming
    Zhao, Jiye
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3180 - 3183
  • [23] Skew scheduling and clock routing for improved tolerance to process variations
    Venkataraman, Ganesh
    Sze, C. N.
    Hu, Jiang
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 594 - 599
  • [24] An Efficient Method for Clock Skew Scheduling to reduce Peak Current
    Vijayakumar, Arunkumar
    Patil, Vinay C.
    Kundu, Sandip
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 505 - 510
  • [25] Efficient clock skew scheduling and delay extraction for slack optimization
    Department of Computer Science and Technology, Peking University, Beijing 100871, China
    不详
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2008, 10 (1288-1296):
  • [26] A fast incremental clock Skew scheduling algorithm for slack optimization
    Wang, Kui
    Fang, Hao
    Xu, Hu
    Cheng, Xu
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 440 - 445
  • [27] An Efficient Algorithm for Multi-Domain Clock Skew Scheduling
    Zhi, Yanling
    Luk, Wai-Shing
    Zhou, Hai
    Yan, Changhao
    Zhu, Hengliang
    Zeng, Xuan
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1364 - 1369
  • [28] Power supply noise suppression via clock skew scheduling
    Lam, WCD
    Koh, CK
    Tsao, CWA
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 355 - 360
  • [29] Early planning for clock Skew scheduling during register binding
    Ni, Min
    Memik, Seda Ogrenci
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 429 - 434
  • [30] A methodology for optimum delay, skew, and power performances in an FPGA clock network
    Sulaiman, Mohd S.
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2006, 36 (02): : 85 - 90