STATISTICAL TIMING ANALYSIS OF THE CLOCK PERIOD IMPROVEMENT THROUGH CLOCK SKEW SCHEDULING

被引:2
|
作者
Kurtas, Shannon M. [1 ]
Taskin, Baris [1 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
关键词
Statistical timing analysis; process variation; clock skew scheduling;
D O I
10.1142/S0218126611007669
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Statistical static timing analysis (SSTA) methods, which model process variations statistically as probability distribution function rather than deterministically, have been thoroughly performed on traditional zero clock skew circuits. In the traditional zero clock skew circuits, the synchronizing clock signal is designed to arrive in phase with respect to each register. However, designers will often schedule the clock skew to different registers in order to decrease the minimum clock period of the entire circuit. Clock skew scheduling imparts very different timing constraints that are based, in part, on the topology of the circuit. In this paper, SSTA is applied to nonzero clock skew circuits in order to determine the accuracy improvement relative to their zero skew counterparts, and also to assess how the results of skew scheduling might be impacted with more accurate statistical modeling. For 99.7% timing yield (3 sigma variation), SSTA is observed to improve the accuracy, and therefore increase the timing margin, of nonzero clock skew circuits by up to 2.5x, and on average by 1.3x, the amount seen by zero skew circuits.
引用
收藏
页码:881 / 898
页数:18
相关论文
共 50 条
  • [1] Clock Skew Scheduling for Timing Speculation
    Ye, Rong
    Yuan, Feng
    Zhou, Hai
    Xu, Qiang
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 929 - 934
  • [2] Statistical Timing Analysis of Nonzero Clock Skew Circuits
    Kurtas, Shannon
    Taskin, Baris
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 605 - 608
  • [3] Utilizing clock skew for timing reliability improvement
    Huang, Shih-Hsu
    Lin, Yu-Hui
    Huang, Man-Lin
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1351 - +
  • [4] Timing analysis including clock skew
    Harris, D
    Horowitz, M
    Liu, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (11) : 1608 - 1618
  • [5] An Efficient Statistical Clock Skew Analysis Method for Clock Trees
    Cui, Ziyin
    Zhang, Tao
    Cai, Yihui
    Cao, Peng
    Lin, Ting-Jung
    He, Lei
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 416 - 420
  • [6] Statistical Clock Skew Modeling and Analysis for Resonant Clock Distribution Networks
    Li, Lei
    Hu, Jianhao
    He, Chun
    Zhou, Wanting
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1024 - 1028
  • [7] Exploiting Clock Skew Scheduling for FPGA
    Bae, Sungmin
    Mangalagiri, Prasanth
    Vijaykrishnan, N.
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1524 - 1529
  • [8] Statistical skew modeling and clock period optimization of wafer scale H-tree clock distribution network
    Jiang, XH
    Horiguchi, S
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2001, E84D (11): : 1476 - 1485
  • [9] Statistical skew modeling and clock period optimization of wafer scale H-tree clock distribution network
    Jiang, Xiaohong
    Horiguchi, Susumu
    IEICE Transactions on Information and Systems, 2001, E84-D (11) : 1476 - 1485
  • [10] Clock period minimization of non-zero clock skew circuits
    Huang, SH
    Nieh, YT
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 809 - 812