STATISTICAL TIMING ANALYSIS OF THE CLOCK PERIOD IMPROVEMENT THROUGH CLOCK SKEW SCHEDULING

被引:2
|
作者
Kurtas, Shannon M. [1 ]
Taskin, Baris [1 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
关键词
Statistical timing analysis; process variation; clock skew scheduling;
D O I
10.1142/S0218126611007669
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Statistical static timing analysis (SSTA) methods, which model process variations statistically as probability distribution function rather than deterministically, have been thoroughly performed on traditional zero clock skew circuits. In the traditional zero clock skew circuits, the synchronizing clock signal is designed to arrive in phase with respect to each register. However, designers will often schedule the clock skew to different registers in order to decrease the minimum clock period of the entire circuit. Clock skew scheduling imparts very different timing constraints that are based, in part, on the topology of the circuit. In this paper, SSTA is applied to nonzero clock skew circuits in order to determine the accuracy improvement relative to their zero skew counterparts, and also to assess how the results of skew scheduling might be impacted with more accurate statistical modeling. For 99.7% timing yield (3 sigma variation), SSTA is observed to improve the accuracy, and therefore increase the timing margin, of nonzero clock skew circuits by up to 2.5x, and on average by 1.3x, the amount seen by zero skew circuits.
引用
收藏
页码:881 / 898
页数:18
相关论文
共 50 条
  • [21] Multi-parameter clock skew scheduling
    Zhou, Xingbao
    Luk, Wai-Shing
    Zhou, Hai
    Yang, Fan
    Yan, Changhao
    Zeng, Xuan
    INTEGRATION-THE VLSI JOURNAL, 2015, 48 : 129 - 137
  • [22] A timing optimization method based on clock Skew scheduling and partitioning in a parallel computing environment
    Taskin, Baris
    Kourtev, Ivan S.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 486 - +
  • [23] Register Relocation to Optimize Clock Network for Multi-Domain Clock Skew Scheduling
    Yang, Liang
    Fan, Baoxia
    Cong, Ming
    Zhao, Jiye
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3180 - 3183
  • [24] Statistical analysis of clock skew variation in H-tree structure
    Hashimoto, M
    Yamamoto, T
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3375 - 3381
  • [25] Statistical clock skew analysis considering intradie-process variations
    Agarwal, A
    Zolotov, V
    Blaauw, DT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (08) : 1231 - 1242
  • [26] Statistical analysis of clock skew variation in H-tree structure
    Hashimoto, M
    Yamamoto, T
    Onodera, H
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 402 - 407
  • [27] Optimal Prescribed-Domain Clock Skew Scheduling
    Li, Li
    Lu, Yinghai
    Zhou, Hai
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 523 - 527
  • [28] Glitch Power Reduction via Clock Skew Scheduling
    Vijayakumar, Arunkumar
    Kundu, Sandip
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 505 - 510
  • [29] A Fast Heuristic Algorithm for Multidomain Clock Skew Scheduling
    Ni, Min
    Memik, Seda Ogrenci
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (04) : 630 - 637
  • [30] Optimal clock skew scheduling tolerant to process variations
    Neves, JL
    Friedman, EG
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 623 - 628