STATISTICAL TIMING ANALYSIS OF THE CLOCK PERIOD IMPROVEMENT THROUGH CLOCK SKEW SCHEDULING

被引:2
|
作者
Kurtas, Shannon M. [1 ]
Taskin, Baris [1 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
关键词
Statistical timing analysis; process variation; clock skew scheduling;
D O I
10.1142/S0218126611007669
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Statistical static timing analysis (SSTA) methods, which model process variations statistically as probability distribution function rather than deterministically, have been thoroughly performed on traditional zero clock skew circuits. In the traditional zero clock skew circuits, the synchronizing clock signal is designed to arrive in phase with respect to each register. However, designers will often schedule the clock skew to different registers in order to decrease the minimum clock period of the entire circuit. Clock skew scheduling imparts very different timing constraints that are based, in part, on the topology of the circuit. In this paper, SSTA is applied to nonzero clock skew circuits in order to determine the accuracy improvement relative to their zero skew counterparts, and also to assess how the results of skew scheduling might be impacted with more accurate statistical modeling. For 99.7% timing yield (3 sigma variation), SSTA is observed to improve the accuracy, and therefore increase the timing margin, of nonzero clock skew circuits by up to 2.5x, and on average by 1.3x, the amount seen by zero skew circuits.
引用
收藏
页码:881 / 898
页数:18
相关论文
共 50 条
  • [31] Race-condition-aware clock skew scheduling
    Huang, SH
    Nieh, YT
    Lu, FP
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 475 - 478
  • [32] Optimal Multi-Domain Clock Skew Scheduling
    Li, Li
    Lu, Yinghai
    Zhou, Hai
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 152 - 157
  • [33] Optimal and Efficient Algorithms for Multidomain Clock Skew Scheduling
    Li, Li
    Lu, Yinghai
    Zhou, Hai
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (09) : 1888 - 1897
  • [34] Diagnosing Scan Clock Delay Faults through Statistical Timing Pruning
    Chen, Mingjing
    Orailoglu, Alex
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 423 - 428
  • [35] Statistical clock skew modeling with data delay variations
    Harris, D
    Naffziger, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) : 888 - 898
  • [36] Analysis and Optimization of NBTI Induced Clock Skew in Gated Clock Trees
    Chakraborty, Ashutosh
    Ganesan, Gokul
    Rajaram, Arland
    Pan, David Z.
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 296 - 299
  • [37] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 800 - 803
  • [38] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 382 - 385
  • [39] Demonstration of speed and power enhancements on an industrial circuit through application of clock skew scheduling
    Velenis, D
    Tang, KT
    Kourtev, IS
    Adler, V
    Baez, F
    Friedman, EG
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (03) : 231 - 245
  • [40] Statistical clock skew analysis considering intra-die process variations
    Agarwal, A
    Blaauw, D
    Zolotov, V
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 914 - 921