STATISTICAL TIMING ANALYSIS OF THE CLOCK PERIOD IMPROVEMENT THROUGH CLOCK SKEW SCHEDULING

被引:2
|
作者
Kurtas, Shannon M. [1 ]
Taskin, Baris [1 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
关键词
Statistical timing analysis; process variation; clock skew scheduling;
D O I
10.1142/S0218126611007669
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Statistical static timing analysis (SSTA) methods, which model process variations statistically as probability distribution function rather than deterministically, have been thoroughly performed on traditional zero clock skew circuits. In the traditional zero clock skew circuits, the synchronizing clock signal is designed to arrive in phase with respect to each register. However, designers will often schedule the clock skew to different registers in order to decrease the minimum clock period of the entire circuit. Clock skew scheduling imparts very different timing constraints that are based, in part, on the topology of the circuit. In this paper, SSTA is applied to nonzero clock skew circuits in order to determine the accuracy improvement relative to their zero skew counterparts, and also to assess how the results of skew scheduling might be impacted with more accurate statistical modeling. For 99.7% timing yield (3 sigma variation), SSTA is observed to improve the accuracy, and therefore increase the timing margin, of nonzero clock skew circuits by up to 2.5x, and on average by 1.3x, the amount seen by zero skew circuits.
引用
收藏
页码:881 / 898
页数:18
相关论文
共 50 条
  • [41] Timing synchronization algorithm based on clock skew estimation for WSN
    Sun, Yi
    Zeng, Lu-Kun
    Wu, Xin
    Lu, Jun
    Sun, Yue
    Tongxin Xuebao/Journal on Communications, 2015, 36 (09): : 26 - 33
  • [42] Skew scheduling and clock routing for improved tolerance to process variations
    Venkataraman, Ganesh
    Sze, C. N.
    Hu, Jiang
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 594 - 599
  • [43] An Efficient Method for Clock Skew Scheduling to reduce Peak Current
    Vijayakumar, Arunkumar
    Patil, Vinay C.
    Kundu, Sandip
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 505 - 510
  • [44] Efficient clock skew scheduling and delay extraction for slack optimization
    Department of Computer Science and Technology, Peking University, Beijing 100871, China
    不详
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2008, 10 (1288-1296):
  • [45] A fast incremental clock Skew scheduling algorithm for slack optimization
    Wang, Kui
    Fang, Hao
    Xu, Hu
    Cheng, Xu
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 440 - 445
  • [46] A frequency-domain technique for statistical timing analysis of clock meshes
    Wang, Ruilin
    Koh, Cheng-Kok
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 334 - 339
  • [47] Power supply noise suppression via clock skew scheduling
    Lam, WCD
    Koh, CK
    Tsao, CWA
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 355 - 360
  • [48] An Efficient Algorithm for Multi-Domain Clock Skew Scheduling
    Zhi, Yanling
    Luk, Wai-Shing
    Zhou, Hai
    Yan, Changhao
    Zhu, Hengliang
    Zeng, Xuan
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1364 - 1369
  • [49] Early planning for clock Skew scheduling during register binding
    Ni, Min
    Memik, Seda Ogrenci
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 429 - 434
  • [50] Analysis of Clock Offset and Skew Estimation in Timing-sync Protocol for Sensor Networks
    Noh, Kyoung-Lae
    Chaudhari, Qasim
    Serpedin, Erchin
    Suter, Bruce
    GLOBECOM 2006 - 2006 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2006,