Exploiting Clock Skew Scheduling for FPGA

被引:0
|
作者
Bae, Sungmin [1 ]
Mangalagiri, Prasanth [1 ]
Vijaykrishnan, N. [1 ]
机构
[1] Penn State Univ, CSE Dept, University Pk, PA 16801 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Clock skew scheduling (CSS) is an effective technique to optimize clock period of sequential designs. However, these techniques are not effective in the presence of certain design structural constraints that limit the CSS. In this paper, we present an analysis of several design structural constraints that affect the CSS and propose techniques to resolve these constraints. Furthermore, we propose a CSS FPGA architecture and a novel clock-period optimization (CPO) flow that tackles some of these constraints by exploiting the re-configurability of FPGAs. Experimental results demonstrate that the proposed FPGA architecture with the CPO flow achieved an average performance improvement of 24.4% which was an average performance improvement of 10.7% over the CPO flow without considering the constraints.
引用
收藏
页码:1524 / 1529
页数:6
相关论文
共 50 条
  • [31] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 800 - 803
  • [32] A non-zero clock skew scheduling algorithm for high speed clock distribution network
    Maaz, MB
    Bayoumi, MA
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 382 - 385
  • [33] Clock Skew Scheduling for Soft-Error-Tolerant Sequential Circuits
    Wu, Kai-Chiang
    Marculescu, Diana
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 717 - 722
  • [34] SmipRef: An efficient method for multi-domain clock skew scheduling
    Zhi, Yanling
    Luk, Wai-Shing
    Zhou, Hai
    Zeng, Xuan
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (04) : 392 - 403
  • [35] A Revisit to the Primal-Dual Based Clock Skew Scheduling Algorithm
    Ni, Min
    Memik, Seda Ogrenci
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 755 - 764
  • [36] Low Power Discrete Voltage Assignment Under Clock Skew Scheduling
    Li, Li
    Sun, Jian
    Lu, Yinghai
    Zhou, Hai
    Zeng, Xuan
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [37] Adjustable Delay Buffer Allocation under Useful Clock Skew Scheduling
    Kim, Juyeon
    Kim, Taewhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (04) : 641 - 654
  • [38] Fast clock skew scheduling based on sparse-graph algorithms
    Ewetz, Rickard
    Janarthanan, Shankarshana
    Koh, Cheng-Kok
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 472 - 477
  • [39] Post-CTS Clock Skew Scheduling with Limited Delay Buffering
    Lu, Jianchao
    Taskin, Baris
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 224 - 227
  • [40] Inversed Temperature Dependence Aware Clock Skew Scheduling for Sequential Circuits
    Long, Jieyi
    Memik, Seda Ogrenci
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1657 - 1660