Inversed Temperature Dependence Aware Clock Skew Scheduling for Sequential Circuits

被引:0
|
作者
Long, Jieyi [1 ]
Memik, Seda Ogrenci [1 ]
机构
[1] Northwestern Univ, Dept EECS, Evanston, IL 60208 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We present an Inversed Temperature Dependence (ITD) aware clock skew scheduling framework. Specifically, we demonstrate how our framework can assist dual-Vth assignment in preventing timing violations arising due to ITD effect. We formulate the ITD aware synthesis problem and prove that it is NP-Hard. Then, we propose an algorithm for synergistic temperature aware clock skew scheduling and dual-Vth assignment. Experiments on ISCAS89 benchmarks reveal that several circuits synthesized by the traditional high-temperature corner based flow with a commercial tool exhibit timing violations in the low temperature range while all circuits generated using our methodology for the same timing constraints have guaranteed timing.
引用
收藏
页码:1657 / 1660
页数:4
相关论文
共 50 条
  • [1] Clock Skew Scheduling for Soft-Error-Tolerant Sequential Circuits
    Wu, Kai-Chiang
    Marculescu, Diana
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 717 - 722
  • [2] Pulse Width Allocation and Clock Skew Scheduling: Optimizing Sequential Circuits Based on Pulsed Latches
    Lee, Hyein
    Paik, Seungwhun
    Shin, Youngsoo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (03) : 355 - 366
  • [3] Race-condition-aware clock skew scheduling
    Huang, SH
    Nieh, YT
    Lu, FP
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 475 - 478
  • [4] Performance and reliability driven clock scheduling of sequential logic circuits
    Takahashi, A
    Kajitani, Y
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 37 - 42
  • [5] Yield-driven, false-path-aware clock skew scheduling
    Tsai, JL
    Baik, DH
    Chen, CCP
    Saluja, KK
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (03): : 214 - 222
  • [6] Synthesis of Nonzero clock Skew circuits
    Huang, Shih-Hsu
    Nieh, Yow-Tyng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) : 961 - 976
  • [7] Physical Aware Clock Skew Rescheduling
    Wei, Xinjie
    Cai, Yici
    Hong, Xianlong
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 473 - 476
  • [8] ExtensiveSlackBalance: an approach to make front-end tools aware of clock skew scheduling
    Wang, Kui
    Duan, Lian
    Cheng, Xu
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 951 - +
  • [9] Multi-Domain Clock Skew Scheduling-Aware Register Placement to Optimize Clock Distribution Network
    MohammadZadeh, Naser
    Mirsaeedi, Minoo
    Jahanian, Ali
    Zamani, Morteza Saheb
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 833 - +
  • [10] Exploiting Clock Skew Scheduling for FPGA
    Bae, Sungmin
    Mangalagiri, Prasanth
    Vijaykrishnan, N.
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1524 - 1529