Inversed Temperature Dependence Aware Clock Skew Scheduling for Sequential Circuits

被引:0
|
作者
Long, Jieyi [1 ]
Memik, Seda Ogrenci [1 ]
机构
[1] Northwestern Univ, Dept EECS, Evanston, IL 60208 USA
来源
2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010) | 2010年
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We present an Inversed Temperature Dependence (ITD) aware clock skew scheduling framework. Specifically, we demonstrate how our framework can assist dual-Vth assignment in preventing timing violations arising due to ITD effect. We formulate the ITD aware synthesis problem and prove that it is NP-Hard. Then, we propose an algorithm for synergistic temperature aware clock skew scheduling and dual-Vth assignment. Experiments on ISCAS89 benchmarks reveal that several circuits synthesized by the traditional high-temperature corner based flow with a commercial tool exhibit timing violations in the low temperature range while all circuits generated using our methodology for the same timing constraints have guaranteed timing.
引用
收藏
页码:1657 / 1660
页数:4
相关论文
共 50 条
  • [21] Multi-parameter clock skew scheduling
    Zhou, Xingbao
    Luk, Wai-Shing
    Zhou, Hai
    Yang, Fan
    Yan, Changhao
    Zeng, Xuan
    INTEGRATION-THE VLSI JOURNAL, 2015, 48 : 129 - 137
  • [22] Clock period minimization of non-zero clock skew circuits
    Huang, SH
    Nieh, YT
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 809 - 812
  • [23] Clock Domain Crossing Aware Sequential Clock Gating
    Liu, Jianfeng
    Hong, Mi-Suk
    Do, Kyungtae
    Choi, Jung Yun
    Park, Jaehong
    Kumar, Mohit
    Kumar, Manish
    Tripathi, Nikhil
    Ranjan, Abhishek
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1 - 6
  • [24] Time borrowing and clock skew scheduling effects on multi-phase level-sensitive circuits
    Taskin, B
    Kourtev, IS
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 617 - 620
  • [25] Leakage power-aware clock skew scheduling: Converting stolen time into leakage power reduction
    Ni, Min
    Memik, Seda Ogrenci
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 610 - 613
  • [26] Statistical Timing Analysis of Nonzero Clock Skew Circuits
    Kurtas, Shannon
    Taskin, Baris
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 605 - 608
  • [27] Stochastic and Topologically Aware Electromigration Analysis for Clock Skew
    Jain, Palkesh
    Sapatnekar, Sachin S.
    Cortadella, Jordi
    2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,
  • [28] Skew-Aware Polarity Assignment in Clock Tree
    Chen, Po-Yuan
    Ho, Kuan-Hsien
    Hwang, Tingting
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (02)
  • [29] Power and Skew Aware Point Diffusion Clock Network
    Jung, Gunok
    Kim, Chunghee
    Chae, Kyoungkuk
    Park, Giho
    Park, Sung Bae
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (11): : 1832 - 1834
  • [30] Skew-Aware Task Scheduling in Clouds
    Li, Dongsheng
    Chen, Yixing
    Hai, Richard Hu
    2013 IEEE SEVENTH INTERNATIONAL SYMPOSIUM ON SERVICE-ORIENTED SYSTEM ENGINEERING (SOSE 2013), 2013, : 341 - 346